# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# RENESAS

R8C/1A Group, R8C/1B Group SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

REJ03B0144-0140 Rev.1.40 Dec 08, 2006

### 1. Overview

These MCUs are fabricated using the high-performance silicon gate CMOS process, embedding the R8C/ Tiny Series CPU core, and is packaged in a 20-pin molded-plastic LSSOP, SDIP or a 28-pin plastic molded-HWQFN. It implements sophisticated instructions for a high level of instruction efficiency. With 1 Mbyte of address space, they are capable of executing instructions at high speed.

Furthermore, the R8C/1B Group has on-chip data flash ROM (1 KB × 2 blocks).

The difference between the R8C/1A Group and R8C/1B Group is only the presence or absence of data flash ROM. Their peripheral functions are the same.

#### 1.1 Applications

Electric household appliances, office equipment, housing equipment (sensors, security systems), portable equipment, general industrial equipment, audio equipment, etc.



#### **1.2 Performance Overview**

Table 1.1 outlines the Functions and Specifications for R8C/1A Group and Table 1.2 outlines the Functions and Specifications for R8C/1B Group.

 Table 1.1
 Functions and Specifications for R8C/1A Group

NOTE:

1. I<sup>2</sup>C bus is a trademark of Koninklijke Philips Electronics N. V.

2. Please contact Renesas Technology sales offices for the Y version.



|                 | Item                                | Specification                                                            |  |  |  |  |
|-----------------|-------------------------------------|--------------------------------------------------------------------------|--|--|--|--|
| CPU             | Number of fundamental               | 89 instructions                                                          |  |  |  |  |
|                 | instructions                        |                                                                          |  |  |  |  |
|                 | Minimum instruction execution       | 50 ns (f(XIN) = 20 MHz, VCC = 3.0 to 5.5 V)                              |  |  |  |  |
|                 | time                                | 100 ns (f(XIN) = 10 MHz, VCC = 2.7 to 5.5 V)                             |  |  |  |  |
|                 | Operating mode                      | Single-chip                                                              |  |  |  |  |
|                 | Address space                       | 1 Mbyte                                                                  |  |  |  |  |
|                 | Memory capacity                     | See Table 1.4 Product Information for R8C/1B Group                       |  |  |  |  |
| Peripheral      | Ports                               | I/O ports: 13 pins (including LED drive port)                            |  |  |  |  |
| Functions       |                                     | Input port: 3 pins                                                       |  |  |  |  |
|                 | LED drive ports                     | I/O ports: 4 pins                                                        |  |  |  |  |
|                 | Timers                              | Timer X: 8 bits × 1 channel, timer Z: 8 bits × 1 channel                 |  |  |  |  |
|                 |                                     | (Each timer equipped with 8-bit prescaler)                               |  |  |  |  |
|                 |                                     | Timer C: 16 bits × 1 channel                                             |  |  |  |  |
|                 |                                     | (Input capture and output compare circuits)                              |  |  |  |  |
|                 | Serial interfaces                   | 1 channel                                                                |  |  |  |  |
|                 | Centar Interfaces                   | Clock synchronous serial I/O, UART                                       |  |  |  |  |
|                 |                                     | 1 channel                                                                |  |  |  |  |
|                 |                                     | UART                                                                     |  |  |  |  |
|                 | Clock synchronous serial interface  |                                                                          |  |  |  |  |
|                 | Clock synchronous serial interface  |                                                                          |  |  |  |  |
|                 |                                     | I <sup>2</sup> C bus Interface <sup>(1)</sup>                            |  |  |  |  |
|                 |                                     | Clock synchronous serial I/O with chip select (SSU)                      |  |  |  |  |
|                 | A/D converter                       | 10-bit A/D converter: 1 circuit, 4 channels                              |  |  |  |  |
|                 | Watchdog timer                      | 15 bits × 1 channel (with prescaler)                                     |  |  |  |  |
|                 |                                     | Reset start selectable, count source protection mode                     |  |  |  |  |
|                 | Interrupts                          | Internal: 11 sources, External: 4 sources, Software: 4 sources,          |  |  |  |  |
|                 |                                     | Priority levels: 7 levels                                                |  |  |  |  |
|                 | Clock generation circuits           | 2 circuits                                                               |  |  |  |  |
|                 |                                     | <ul> <li>Main clock generation circuit (with on-chip feedback</li> </ul> |  |  |  |  |
|                 |                                     | resistor)                                                                |  |  |  |  |
|                 |                                     | <ul> <li>On-chip oscillator (high speed, low speed)</li> </ul>           |  |  |  |  |
|                 |                                     | High-speed on-chip oscillator has a frequency adjustment                 |  |  |  |  |
|                 |                                     | function                                                                 |  |  |  |  |
|                 | Oscillation stop detection function | Main clock oscillation stop detection function                           |  |  |  |  |
|                 | Voltage detection circuit           | On-chip                                                                  |  |  |  |  |
|                 | Power on reset circuit              | On-chip                                                                  |  |  |  |  |
| Electric        | Supply voltage                      | VCC = 3.0 to 5.5 V (f(XIN) = 20 MHz)                                     |  |  |  |  |
| Characteristics |                                     | VCC = 2.7  to  5.5  V (f(XIN) = 10  MHz)                                 |  |  |  |  |
|                 | Current consumption                 | Typ. 9 mA (VCC = 5.0 V, f(XIN) = 20 MHz, A/D converter stopped)          |  |  |  |  |
|                 |                                     | Typ. 5 mA (VCC = 3.0 V, f(XIN) = 10 MHz, A/D converter stopped)          |  |  |  |  |
|                 |                                     | Typ. 35 $\mu$ A (VCC = 3.0 V, wait mode, peripheral clock off)           |  |  |  |  |
|                 |                                     | Typ. 0.7 $\mu$ A (VCC = 3.0 V, stop mode)                                |  |  |  |  |
| Flash Memory    | Programming and erasure voltage     | VCC = 2.7  to  5.5  V                                                    |  |  |  |  |
| r laon monory   | Programming and erasure             | 10,000 times (data flash)                                                |  |  |  |  |
|                 | endurance                           | 1,000 times (program ROM)                                                |  |  |  |  |
| Operating Ambie |                                     | -20 to 85°C                                                              |  |  |  |  |
| Operating Amble |                                     | -20 to 85°C (D version)                                                  |  |  |  |  |
|                 |                                     |                                                                          |  |  |  |  |
| Dealera         |                                     | -20 to 105°C (Y version) <sup>(2)</sup>                                  |  |  |  |  |
| Package         |                                     | 20-pin molded-plastic LSSOP                                              |  |  |  |  |
|                 |                                     | 20-pin molded-plastic SDIP                                               |  |  |  |  |
|                 |                                     | 28-pin molded-plastic HWQFN                                              |  |  |  |  |

Functions and Specifications for R8C/1B Group Table 1.2

NOTE:

I<sup>2</sup>C bus is a trademark of Koninklijke Philips Electronics N. V.
 Please contact Renesas Technology sales offices for the Y version.



#### 1.3 Block Diagram

Figure 1.1 shows a Block Diagram.



Figure 1.1 Block Diagram



#### 1.4 **Product Information**

Table 1.3 lists Product Information for R8C/1A Group and Table 1.4 lists Product Information for R8C/1B Group.

| Table 1.3 Produ | Current of October 2006 |              |              |                                 |
|-----------------|-------------------------|--------------|--------------|---------------------------------|
| Type No.        | ROM Capacity            | RAM Capacity | Package Type | Remarks                         |
| R5F211A1SP      | 4 Kbytes                | 384 bytes    | PLSP0020JB-A |                                 |
| R5F211A2SP      | 8 Kbytes                | 512 bytes    | PLSP0020JB-A |                                 |
| R5F211A3SP      | 12 Kbytes               | 768 bytes    | PLSP0020JB-A |                                 |
| R5F211A4SP      | 16 Kbytes               | 1 Kbyte      | PLSP0020JB-A |                                 |
| R5F211A1DSP     | 4 Kbytes                | 384 bytes    | PLSP0020JB-A | D version                       |
| R5F211A2DSP     | 8 Kbytes                | 512 bytes    | PLSP0020JB-A |                                 |
| R5F211A3DSP     | 12 Kbytes               | 768 bytes    | PLSP0020JB-A |                                 |
| R5F211A4DSP     | 16 Kbytes               | 1 Kbyte      | PLSP0020JB-A |                                 |
| R5F211A1DD      | 4 Kbytes                | 384 bytes    | PRDP0020BA-A |                                 |
| R5F211A2DD      | 8 Kbytes                | 512 bytes    | PRDP0020BA-A |                                 |
| R5F211A3DD      | 12 Kbytes               | 768 bytes    | PRDP0020BA-A |                                 |
| R5F211A4DD      | 16 Kbytes               | 1 Kbyte      | PRDP0020BA-A |                                 |
| R5F211A2NP      | 8 Kbytes                | 512 bytes    | PWQN0028KA-B |                                 |
| R5F211A3NP      | 12 Kbytes               | 768 bytes    | PWQN0028KA-B |                                 |
| R5F211A4NP      | 16 Kbytes               | 1 Kbyte      | PWQN0028KA-B |                                 |
| R5F211A1XXXSP   | 4 Kbytes                | 384 bytes    | PLSP0020JB-A | Factory programming product (1) |
| R5F211A2XXXSP   | 8 Kbytes                | 512 bytes    | PLSP0020JB-A |                                 |
| R5F211A3XXXSP   | 12 Kbytes               | 768 bytes    | PLSP0020JB-A |                                 |
| R5F211A4XXXSP   | 16 Kbytes               | 1 Kbyte      | PLSP0020JB-A |                                 |
| R5F211A1DXXXSP  | 4 Kbytes                | 384 bytes    | PLSP0020JB-A | D version                       |
| R5F211A2DXXXSP  | 8 Kbytes                | 512 bytes    | PLSP0020JB-A |                                 |
| R5F211A3DXXXSP  | 12 Kbytes               | 768 bytes    | PLSP0020JB-A |                                 |
| R5F211A4DXXXSP  | 16 Kbytes               | 1 Kbyte      | PLSP0020JB-A |                                 |
| R5F211A1XXXDD   | 4 Kbytes                | 384 bytes    | PRDP0020BA-A | Factory programming product (1) |
| R5F211A2XXXDD   | 8 Kbytes                | 512 bytes    | PRDP0020BA-A |                                 |
| R5F211A3XXXDD   | 12 Kbytes               | 768 bytes    | PRDP0020BA-A |                                 |
| R5F211A4XXXDD   | 16 Kbytes               | 1 Kbyte      | PRDP0020BA-A |                                 |
| R5F211A2XXXNP   | 8 Kbytes                | 512 bytes    | PWQN0028KA-B |                                 |
| R5F211A3XXXNP   | 12 Kbytes               | 768 bytes    | PWQN0028KA-B |                                 |
| R5F211A4XXXNP   | 16 Kbytes               | 1 Kbyte      | PWQN0028KA-B |                                 |

NOTE:

1. The user ROM is programmed before shipment.





| Type No.       | ROM Ca      | apacity     | RAM       | Package Type | Remarks                |  |
|----------------|-------------|-------------|-----------|--------------|------------------------|--|
| Type No.       | Program ROM | Data Flash  | Capacity  | Tackage Type | Remains                |  |
| R5F211B1SP     | 4 Kbytes    | 1 Kbyte × 2 | 384 bytes | PLSP0020JB-A |                        |  |
| R5F211B2SP     | 8 Kbytes    | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A |                        |  |
| R5F211B3SP     | 12 Kbytes   | 1 Kbyte x 2 | 768 bytes | PLSP0020JB-A |                        |  |
| R5F211B4SP     | 16 Kbytes   | 1 Kbyte x 2 | 1 Kbyte   | PLSP0020JB-A |                        |  |
| R5F211B1DSP    | 4 Kbytes    | 1 Kbyte x 2 | 384 bytes | PLSP0020JB-A | D version              |  |
| R5F211B2DSP    | 8 Kbytes    | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A |                        |  |
| R5F211B3DSP    | 12 Kbytes   | 1 Kbyte x 2 | 768 bytes | PLSP0020JB-A |                        |  |
| R5F211B4DSP    | 16 Kbytes   | 1 Kbyte x 2 | 1 Kbyte   | PLSP0020JB-A |                        |  |
| R5F211B1DD     | 4 Kbytes    | 1 Kbyte x 2 | 384 bytes | PRDP0020BA-A |                        |  |
| R5F211B2DD     | 8 Kbytes    | 1 Kbyte x 2 | 512 bytes | PRDP0020BA-A |                        |  |
| R5F211B3DD     | 12 Kbytes   | 1 Kbyte x 2 | 768 bytes | PRDP0020BA-A |                        |  |
| R5F211B4DD     | 16 Kbytes   | 1 Kbyte x 2 | 1 Kbyte   | PRDP0020BA-A |                        |  |
| R5F211B2NP     | 8 Kbytes    | 1 Kbyte x 2 | 512 bytes | PWQN0028KA-B |                        |  |
| R5F211B3NP     | 12 Kbytes   | 1 Kbyte x 2 | 768 bytes | PWQN0028KA-B |                        |  |
| R5F211B4NP     | 16 Kbytes   | 1 Kbyte × 2 | 1 Kbyte   | PWQN0028KA-B |                        |  |
| R5F211B1XXXSP  | 4 Kbytes    | 1 Kbyte × 2 | 384 bytes | PLSP0020JB-A | Factory programming    |  |
| R5F211B2XXXSP  | 8 Kbytes    | 1 Kbyte × 2 | 512 bytes | PLSP0020JB-A | product <sup>(1)</sup> |  |
| R5F211B3XXXSP  | 12 Kbytes   | 1 Kbyte × 2 | 768 bytes | PLSP0020JB-A |                        |  |
| R5F211B4XXXSP  | 16 Kbytes   | 1 Kbyte × 2 | 1 Kbyte   | PLSP0020JB-A |                        |  |
| R5F211B1DXXXSP | 4 Kbytes    | 1 Kbyte × 2 | 384 bytes | PLSP0020JB-A | D version              |  |
| R5F211B2DXXXSP | 8 Kbytes    | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A |                        |  |
| R5F211B3DXXXSP | 12 Kbytes   | 1 Kbyte × 2 | 768 bytes | PLSP0020JB-A |                        |  |
| R5F211B4DXXXSP | 16 Kbytes   | 1 Kbyte × 2 | 1 Kbyte   | PLSP0020JB-A |                        |  |
| R5F211B1XXXDD  | 4 Kbytes    | 1 Kbyte × 2 | 384 bytes | PRDP0020BA-A | Factory programming    |  |
| R5F211B2XXXDD  | 8 Kbytes    | 1 Kbyte × 2 | 512 bytes | PRDP0020BA-A | product <sup>(1)</sup> |  |
| R5F211B3XXXDD  | 12 Kbytes   | 1 Kbyte x 2 | 768 bytes | PRDP0020BA-A |                        |  |
| R5F211B4XXXDD  | 16 Kbytes   | 1 Kbyte x 2 | 1 Kbyte   | PRDP0020BA-A |                        |  |
| R5F211B2XXXNP  | 8 Kbytes    | 1 Kbyte x 2 | 512 bytes | PWQN0028KA-B |                        |  |
| R5F211B3XXXNP  | 12 Kbytes   | 1 Kbyte x 2 | 768 bytes | PWQN0028KA-B |                        |  |
| R5F211B4XXXNP  | 16 Kbytes   | 1 Kbyte x 2 | 1 Kbyte   | PWQN0028KA-B |                        |  |

| Table 1.4 Product Inform | ation for R8C/1B Group |
|--------------------------|------------------------|
|--------------------------|------------------------|

#### **Current of October 2006**

NOTE:

1. The user ROM is programmed before shipment.



Figure 1.3 Type Number, Memory Size, and Package of R8C/1B Group



#### 1.5 Pin Assignments

Figure 1.4 shows Pin Assignments for PLSP0020JB-A Package (Top View), Figure 1.5 shows Pin Assignments for PRDP0020BA-A Package (Top View) and Figure 1.6 shows Pin Assignments for PWQN0028KA-B Package (Top View).







Figure 1.5 Pin Assignments for PRDP0020BA-A Package (Top View)



### 1.6 Pin Functions

Table 1.5 lists Pin Functions, Table 1.6 lists Pin Name Information by Pin Number of PLSP0020JB-A, PRDP0020BA-A Packages and Table 1.7 lists Pin Name Information by Pin Number of PWQN0028KA-B Package.

| Туре                           | Symbol                                       | I/O Type | Description                                                                                                                                                                                                                                                                                  |
|--------------------------------|----------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Supply Input             | VCC, VSS                                     | I        | Apply 2.7 V to 5.5 V to the VCC pin.<br>Apply 0 V to the VSS pin.                                                                                                                                                                                                                            |
| Analog Power<br>Supply Input   | AVCC, AVSS                                   | I        | Power supply for the A/D converter<br>Connect a capacitor between AVCC and AVSS.                                                                                                                                                                                                             |
| Reset Input                    | RESET                                        | I        | Input "L" on this pin resets the MCU.                                                                                                                                                                                                                                                        |
| MODE                           | MODE                                         | I        | Connect this pin to VCC via a resistor.                                                                                                                                                                                                                                                      |
| Main Clock Input               | XIN                                          | I        | These pins are provided for main clock generation                                                                                                                                                                                                                                            |
| Main Clock Output              | XOUT                                         | 0        | circuit I/O. Connect a ceramic resonator or a crystal oscillator between the XIN and XOUT pins.<br>To use an external clock, input it to the XIN pin and leave the XOUT pin open.                                                                                                            |
| INT Interrupt                  | INTO, INT1, INT3                             | I        | INT interrupt input pins                                                                                                                                                                                                                                                                     |
| Key Input Interrupt            | KI0 to KI3                                   | I        | Key input interrupt input pins                                                                                                                                                                                                                                                               |
| Timer X                        | CNTR0                                        | I/O      | Timer X I/O pin                                                                                                                                                                                                                                                                              |
|                                | CNTR0                                        | 0        | Timer X output pin                                                                                                                                                                                                                                                                           |
| Timer Z                        | TZOUT                                        | 0        | Timer Z output pin                                                                                                                                                                                                                                                                           |
| Timer C                        | TCIN                                         | I        | Timer C input pin                                                                                                                                                                                                                                                                            |
|                                | CMP0_0 to CMP0_2,<br>CMP1_0 to CMP1_2        | 0        | Timer C output pins                                                                                                                                                                                                                                                                          |
| Serial Interface               | CLK0                                         | I/O      | Transfer clock I/O pin                                                                                                                                                                                                                                                                       |
|                                | RXD0, RXD1                                   | I        | Serial data input pins                                                                                                                                                                                                                                                                       |
|                                | TXD0, TXD1                                   | 0        | Serial data output pins                                                                                                                                                                                                                                                                      |
| Clock synchronous              | SSI00, SSI01                                 | I/O      | Data I/O pin.                                                                                                                                                                                                                                                                                |
| serial I/O with chip           | SCS                                          | I/O      | Chip-select signal I/O pin                                                                                                                                                                                                                                                                   |
| select (SSU)                   | SSCK                                         | I/O      | Clock I/O pin                                                                                                                                                                                                                                                                                |
|                                | SSO                                          | I/O      | Data I/O pin                                                                                                                                                                                                                                                                                 |
| I <sup>2</sup> C bus Interface | SCL                                          | I/O      | Clock I/O pin                                                                                                                                                                                                                                                                                |
|                                | SDA                                          | I/O      | Data I/O pin                                                                                                                                                                                                                                                                                 |
| Reference Voltage<br>Input     | VREF                                         | I        | Reference voltage input pin to A/D converter                                                                                                                                                                                                                                                 |
| A/D Converter                  | AN8 to AN11                                  | I        | Analog input pins to A/D converter                                                                                                                                                                                                                                                           |
| I/O Port                       | P1_0 to P1_7,<br>P3_3 to P3_5, P3_7,<br>P4_5 | I/O      | CMOS I/O ports. Each port has an I/O select<br>direction register, allowing each pin in the port to<br>be directed for input or output individually.<br>Any port set to input can be set to use a pull-up<br>resistor or not by a program.<br>P1_0 to P1_3 also function as LED drive ports. |
| Input Port                     | P4_2, P4_6, P4_7                             | I        | Input-only ports                                                                                                                                                                                                                                                                             |

#### Table 1.5Pin Functions

I: Input O: Output I/O: Input and output

|               |                |      | I/O Pin Functions for Peripheral Modules |                 |                     |                                                        |                                   |                  |
|---------------|----------------|------|------------------------------------------|-----------------|---------------------|--------------------------------------------------------|-----------------------------------|------------------|
| Pin<br>Number | Control<br>Pin | Port | Interrupt                                | Timer           | Serial<br>Interface | Clock<br>Synchronous<br>Serial I/O with<br>Chip Select | l <sup>2</sup> C bus<br>Interface | A/D<br>Converter |
| 1             |                | P3_5 |                                          | CMP1_2          |                     | SSCK                                                   | SCL                               |                  |
| 2             |                | P3_7 |                                          | CNTR0           | TXD1                | SSO                                                    |                                   |                  |
| 3             | RESET          |      |                                          |                 |                     |                                                        |                                   |                  |
| 4             | XOUT           | P4_7 |                                          |                 |                     |                                                        |                                   |                  |
| 5             | VSS/AVSS       |      |                                          |                 |                     |                                                        |                                   |                  |
| 6             | XIN            | P4_6 |                                          |                 |                     |                                                        |                                   |                  |
| 7             | VCC/AVCC       |      |                                          |                 |                     |                                                        |                                   |                  |
| 8             | MODE           |      |                                          |                 |                     |                                                        |                                   |                  |
| 9             |                | P4_5 | INT0                                     |                 | RXD1                |                                                        |                                   |                  |
| 10            |                | P1_7 | INT10                                    | CNTR00          |                     |                                                        |                                   |                  |
| 11            |                | P1_6 |                                          |                 | CLK0                | SSI01                                                  |                                   |                  |
| 12            |                | P1_5 | INT11                                    | CNTR01          | RXD0                |                                                        |                                   |                  |
| 13            |                | P1_4 |                                          |                 | TXD0                |                                                        |                                   |                  |
| 14            |                | P1_3 | KI3                                      | TZOUT           |                     |                                                        |                                   | AN11             |
| 15            |                | P1_2 | KI2                                      | CMP0_2          |                     |                                                        |                                   | AN10             |
| 16            | VREF           | P4_2 |                                          |                 |                     |                                                        |                                   |                  |
| 17            |                | P1_1 | KI1                                      | CMP0_1          |                     |                                                        |                                   | AN9              |
| 18            |                | P1_0 | KI0                                      | CMP0_0          |                     |                                                        |                                   | AN8              |
| 19            |                | P3_3 | INT3                                     | TCIN/<br>CMP1_0 |                     | SSI00                                                  |                                   |                  |
| 20            |                | P3_4 |                                          | CMP1_1          |                     | SCS                                                    | SDA                               |                  |

### Table 1.6 Pin Name Information by Pin Number of PLSP0020JB-A, PRDP0020BA-A Packages

|               |                |      | I/O Pin Functions for Peripheral Modules |             |                     |                                                        |                                   |                  |
|---------------|----------------|------|------------------------------------------|-------------|---------------------|--------------------------------------------------------|-----------------------------------|------------------|
| Pin<br>Number | Control<br>Pin | Port | Interrupt                                | Timer       | Serial<br>Interface | Clock<br>Synchronous<br>Serial I/O with<br>Chip Select | l <sup>2</sup> C bus<br>Interface | A/D<br>Converter |
| 1             | NC             |      |                                          |             |                     |                                                        |                                   |                  |
| 2             | XOUT           | P4_7 |                                          |             |                     |                                                        |                                   |                  |
| 3             | VSS/AVSS       |      |                                          |             |                     |                                                        |                                   |                  |
| 4             | NC             |      |                                          |             |                     |                                                        |                                   |                  |
| 5             | NC             |      |                                          |             |                     |                                                        |                                   |                  |
| 6             | XIN            | P4_6 |                                          |             |                     |                                                        |                                   |                  |
| 7             | NC             |      |                                          |             |                     |                                                        |                                   |                  |
| 8             | VCC/AVCC       |      |                                          |             |                     |                                                        |                                   |                  |
| 9             | MODE           |      |                                          |             |                     |                                                        |                                   |                  |
| 10            |                | P4_5 | INT0                                     |             | RXD1                |                                                        |                                   |                  |
| 11            |                | P1_7 | INT10                                    | CNTR00      |                     |                                                        |                                   |                  |
| 12            |                | P1_6 |                                          |             | CLK0                | SSI01                                                  |                                   |                  |
| 13            |                | P1_5 | INT11                                    | CNTR01      | RXD0                |                                                        |                                   |                  |
| 14            |                | P1_4 |                                          |             | TXD0                |                                                        |                                   |                  |
| 15            | NC             |      |                                          |             |                     |                                                        |                                   |                  |
| 16            |                | P1_3 | KI3                                      | TZOUT       |                     |                                                        |                                   | AN11             |
| 17            |                | P1_2 | KI2                                      | CMP0_2      |                     |                                                        |                                   | AN10             |
| 18            | NC             |      |                                          |             |                     |                                                        |                                   |                  |
| 19            | NC             |      |                                          |             |                     |                                                        |                                   |                  |
| 20            | VREF           | P4_2 |                                          |             |                     |                                                        |                                   |                  |
| 21            | NC             |      |                                          |             |                     |                                                        |                                   |                  |
| 22            |                | P1_1 | KI1                                      | CMP0_1      |                     |                                                        |                                   | AN9              |
| 23            |                | P1_0 | KI0                                      | CMP0_0      |                     |                                                        |                                   | AN8              |
| 24            |                | P3_3 | INT3                                     | TCIN/CMP1_0 |                     | SSI00                                                  |                                   |                  |
| 25            |                | P3_4 |                                          | CMP1_1      |                     | SCS                                                    | SDA                               |                  |
| 26            |                | P3_5 |                                          | CMP1_2      |                     | SSCK                                                   | SCL                               |                  |
| 27            |                | P3_7 |                                          | CNTR0       | TXD1                | SSO                                                    |                                   |                  |
| 28            | RESET          |      |                                          |             |                     |                                                        |                                   |                  |

 Table 1.7
 Pin Name Information by Pin Number of PWQN0028KA-B Package

# 2. Central Processing Unit (CPU)

Figure 2.1 shows the CPU Registers. The CPU contains 13 registers. R0, R1, R2, R3, A0, A1, and FB configure a register bank. There are two sets of register bank.





**CPU Register** 

### 2.1 Data Registers (R0, R1, R2, and R3)

R0 is a 16-bit register for transfer, arithmetic, and logic operations. The same applies to R1 to R3. R0 can be split into high-order bits (R0H) and low-order bits (R0L) to be used separately as 8-bit data registers. R1H and R1L are analogous to R0H and R0L. R2 can be combined with R0 and used as a 32-bit data register (R2R0). R3R1 is analogous to R2R0.

### 2.2 Address Registers (A0 and A1)

A0 is a 16-bit register for address register indirect addressing and address register relative addressing. It is also used for transfer and arithmetic and logic operations. A1 is analogous to A0. A1 can be combined with A0 and used as a 32-bit address register (A1A0).

### 2.3 Frame Base Register (FB)

FB is a 16-bit register for FB relative addressing.

#### 2.4 Interrupt Table Register (INTB)

INTB is a 20-bit register that indicates the start address of an interrupt vector table.

### 2.5 Program Counter (PC)

PC is 20 bits wide indicates the address of the next instruction to be executed.

### 2.6 User Stack Pointer (USP) and Interrupt Stack Pointer (ISP)

The stack pointer (SP), USP, and ISP, are each 16 bits wide. The U flag of FLG is used to switch between USP and ISP.

#### 2.7 Static Base Register (SB)

SB is a 16-bit register for SB relative addressing.

#### 2.8 Flag Register (FLG)

FLG is an 11-bit register indicating the CPU state.

### 2.8.1 Carry Flag (C)

The C flag retains a carry, borrow, or shift-out bits that have been generated by the arithmetic and logic unit.

#### 2.8.2 Debug Flag (D)

The D flag is for debugging only. Set it to 0.

#### 2.8.3 Zero Flag (Z)

The Z flag is set to 1 when an arithmetic operation results in 0; otherwise to 0.

#### 2.8.4 Sign Flag (S)

The S flag is set to 1 when an arithmetic operation results in a negative value; otherwise to 0.

#### 2.8.5 Register Bank Select Flag (B)

Register bank 0 is selected when the B flag is 0. Register bank 1 is selected when this flag is set to 1.

### 2.8.6 Overflow Flag (O)

The O flag is set to 1 when the operation results in an overflow; otherwise to 0.

### 2.8.7 Interrupt Enable Flag (I)

The I flag enables maskable interrupts.

Interrupts are disabled when the I flag is set to 0, and are enabled when the I flag is set to 1. The I flag is set to 0 when an interrupt request is acknowledged.

### 2.8.8 Stack Pointer Select Flag (U)

ISP is selected when the U flag is set to 0; USP is selected when the U flag is set to 1. The U flag is set to 0 when a hardware interrupt request is acknowledged or the INT instruction of software interrupt numbers 0 to 31 is executed.

### 2.8.9 Processor Interrupt Priority Level (IPL)

IPL is 3 bits wide, assigns processor interrupt priority levels from level 0 to level 7. If a requested interrupt has higher priority than IPL, the interrupt is enabled.

#### 2.8.10 Reserved Bit

If necessary, set to 0. When read, the content is undefined.

### 3. Memory

### 3.1 R8C/1A Group

Figure 3.1 is a Memory Map of R8C/1A Group. The R8C/1A Group has 1 Mbyte of address space from addresses 00000h to FFFFFh.

The internal ROM is allocated lower addresses, beginning with address 0FFFFh. For example, a 16-Kbyte internal ROM area is allocated addresses 0C000h to 0FFFFh.

The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine.

The internal RAM is allocated higher addresses, beginning with address 00400h. For example, a 1-Kbyte internal RAM area is allocated addresses 00400h to 007FFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged.

Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users.



Figure 3.1 Memory Map of R8C/1A Group



### 3.2 R8C/1B Group

Figure 3.2 is a Memory Map of R8C/1B Group. The R8C/1B Group has 1 Mbyte of address space from addresses 00000h to FFFFFh.

The internal ROM (program ROM) is allocated lower addresses, beginning with address 0FFFFh. For example, a 16-Kbyte internal ROM area is allocated addresses 0C000h to 0FFFFh.

The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine.

The internal ROM (data flash) is allocated addresses 02400h to 02BFFh.

The internal RAM is allocated higher addresses beginning with address 00400h. For example, a 1-Kbyte internal RAM area is allocated addresses 00400h to 007FFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged.

Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users.



Figure 3.2 Memory Map of R8C/1B Group



# 4. Special Function Registers (SFRs)

An SFR (special function register) is a control register for a peripheral function. Tables 4.1 to 4.4 list the special function registers.

#### Table 4.1SFR Information (1)(1)

| Address         | Register                                                  | Symbol | After reset              |
|-----------------|-----------------------------------------------------------|--------|--------------------------|
| 0000h           |                                                           |        |                          |
| 0001h           |                                                           |        |                          |
| 0002h           |                                                           |        |                          |
| 0003h           |                                                           |        |                          |
| 0004h           | Processor Mode Register 0                                 | PM0    | 00h                      |
| 0005h           | Processor Mode Register 1                                 | PM1    | 00h                      |
| 0006h           | System Clock Control Register 0                           | CM0    | 01101000b                |
| 0007h           | System Clock Control Register 1                           | CM1    | 0010000b                 |
| 0008h           | -,                                                        |        |                          |
| 0009h           | Address Match Interrupt Enable Register                   | AIER   | 00h                      |
| 000Ah           | Protect Register                                          | PRCR   | 00h                      |
| 000Bh           |                                                           |        |                          |
| 000Ch           | Oscillation Stop Detection Register                       | OCD    | 00000100b                |
| 000Dh           | Watchdog Timer Reset Register                             | WDTR   | XXh                      |
| 000Eh           | Watchdog Timer Start Register                             | WDTS   | XXh                      |
| 000Eh           | Watchdog Timer Control Register                           | WDC    | 00X11111b                |
| 0010h           | Address Match Interrupt Register 0                        | RMADO  | 00k1111b                 |
| 0010h           |                                                           | RINADO | 00h                      |
| 0012h           |                                                           |        | X0h                      |
| 0012h           |                                                           |        | 700                      |
|                 | Addross Match Interrupt Register 1                        | RMAD1  | 00b                      |
| 0014h<br>0015h  | Address Match Interrupt Register 1                        | KMADT  | 00h<br>00h               |
|                 |                                                           |        |                          |
| 0016h           |                                                           |        | X0h                      |
| 0017h           |                                                           |        |                          |
| 0018h           |                                                           |        |                          |
| 0019h           |                                                           |        |                          |
| 001Ah           |                                                           |        |                          |
| 001Bh           |                                                           |        |                          |
| 001Ch           | Count Source Protection Mode Register                     | CSPR   | 00h                      |
| 001Dh           |                                                           |        |                          |
| 001Eh           | INT0 Input Filter Select Register                         | INTOF  | 00h                      |
| 001Fh           |                                                           |        |                          |
| 0020h           | High-Speed On-Chip Oscillator Control Register 0          | HRA0   | 00h                      |
| 0021h           | High-Speed On-Chip Oscillator Control Register 1          | HRA1   | When shipping            |
| 0022h           | High-Speed On-Chip Oscillator Control Register 2          | HRA2   | 00h                      |
| 0023h           |                                                           |        |                          |
|                 |                                                           |        |                          |
| 002Ah           |                                                           |        |                          |
| 002Bh           |                                                           |        |                          |
| 002Ch           |                                                           |        |                          |
| 002Dh           |                                                           |        |                          |
| 002Eh           |                                                           |        |                          |
| 002Eh           |                                                           |        |                          |
| 002111<br>0030h |                                                           |        |                          |
| 0030h           | Voltage Detection Register 1(2)                           | VCA1   | 00001000b                |
|                 | Voltage Detection Register 1 <sup>(2)</sup>               |        |                          |
| 0032h           | Voltage Detection Register 2 <sup>(2)</sup>               | VCA2   | 00h <sup>(3)</sup>       |
|                 |                                                           |        | 0100000b <sup>(4)</sup>  |
| 0033h           |                                                           |        |                          |
| 0034h           |                                                           |        |                          |
| 0035h           |                                                           |        |                          |
| 0036h           | Voltage Monitor 1 Circuit Control Register (2)            | VW1C   | 0000X000b <sup>(3)</sup> |
|                 |                                                           |        | 0100X001b <sup>(4)</sup> |
| 0037h           | Voltage Monitor 2 Circuit Control Register <sup>(5)</sup> | VW2C   | 00h                      |
| 0038h           | <u> </u>                                                  |        |                          |
| 0039h           |                                                           |        |                          |
| 003Ah           |                                                           |        |                          |
| 003Bh           |                                                           |        |                          |
| 003Dh           |                                                           |        |                          |
| 003Ch           |                                                           |        |                          |
| 003Dh           |                                                           |        |                          |
| 003511          |                                                           |        |                          |
| 003Fh           |                                                           |        |                          |

X: Undefined

NOTES:

- 1. The blank regions are reserved. Do not access locations in these regions.
- 2. Software reset, watchdog timer reset, and voltage monitor 2 reset do not affect this register.
- 3. After hardware reset.
- 4. After power-on reset or voltage monitor 1 reset.
- 5. Software reset, watchdog timer reset, and voltage monitor 2 reset do not affect b2 and b3.

| Address | Register                                          | Symbol         | After reset |
|---------|---------------------------------------------------|----------------|-------------|
| 0040h   |                                                   | - ,            |             |
|         |                                                   |                |             |
| 0041h   |                                                   |                |             |
| 0042h   |                                                   |                |             |
| 0043h   |                                                   |                |             |
|         |                                                   |                |             |
| 0044h   |                                                   |                |             |
| 0045h   |                                                   |                |             |
| 0046h   |                                                   |                |             |
| 0047h   |                                                   |                |             |
|         |                                                   |                |             |
| 0048h   |                                                   |                |             |
| 0049h   |                                                   |                |             |
| 004Ah   |                                                   |                |             |
| 004Bh   |                                                   |                |             |
|         |                                                   |                |             |
| 004Ch   |                                                   |                |             |
| 004Dh   | Key Input Interrupt Control Register              | KUPIC          | XXXXX000b   |
| 004Eh   | A/D Conversion Interrupt Control Register         | ADIC           | XXXXX000b   |
|         |                                                   |                |             |
| 004Fh   | SSU/IIC Interrupt Control Register <sup>(2)</sup> | SSUAIC/IIC2AIC | XXXXX000b   |
| 0050h   | Compare 1 Interrupt Control Register              | CMP1IC         | XXXXX000b   |
| 0051h   | UARTO Transmit Interrupt Control Register         | SOTIC          | XXXXX000b   |
|         |                                                   |                |             |
| 0052h   | UART0 Receive Interrupt Control Register          | SORIC          | XXXXX000b   |
| 0053h   | UART1 Transmit Interrupt Control Register         | S1TIC          | XXXXX000b   |
| 0054h   | UART1 Receive Interrupt Control Register          | S1RIC          | XXXXX000b   |
| 0055h   |                                                   |                |             |
|         |                                                   | <b>T</b> //0   |             |
| 0056h   | Timer X Interrupt Control Register                | TXIC           | XXXXX000b   |
| 0057h   |                                                   |                |             |
| 0058h   | Timer Z Interrupt Control Register                | TZIC           | XXXXX000b   |
|         |                                                   |                |             |
| 0059h   | INT1 Interrupt Control Register                   | INT1IC         | XXXXX000b   |
| 005Ah   | INT3 Interrupt Control Register                   | INT3IC         | XXXXX000b   |
| 005Bh   | Timer C Interrupt Control Register                | TCIC           | XXXXX000b   |
| 005Ch   | Compare 0 Interrupt Control Register              | CMPOIC         | XXXXX000b   |
|         |                                                   |                |             |
| 005Dh   | INT0 Interrupt Control Register                   | INTOIC         | XX00X000b   |
| 005Eh   |                                                   |                |             |
| 005Fh   |                                                   |                |             |
|         |                                                   |                |             |
| 0060h   |                                                   |                |             |
| 0061h   |                                                   |                |             |
| 0062h   |                                                   |                |             |
| 0063h   |                                                   |                |             |
|         |                                                   |                |             |
| 0064h   |                                                   |                |             |
| 0065h   |                                                   |                |             |
| 0066h   |                                                   |                |             |
|         |                                                   |                |             |
| 0067h   |                                                   |                |             |
| 0068h   |                                                   |                |             |
| 0069h   |                                                   |                |             |
| 006Ah   |                                                   |                |             |
|         |                                                   |                |             |
| 006Bh   |                                                   |                |             |
| 006Ch   |                                                   | İ              | İ.          |
| 006Dh   |                                                   |                |             |
|         |                                                   |                |             |
| 006Eh   |                                                   |                |             |
| 006Fh   |                                                   |                |             |
| 0070h   |                                                   |                |             |
|         |                                                   |                |             |
| 0071h   |                                                   |                |             |
| 0072h   |                                                   |                |             |
| 0073h   |                                                   |                |             |
| 0074h   |                                                   |                |             |
|         |                                                   |                |             |
| 0075h   |                                                   | <u> </u>       |             |
| 0076h   |                                                   |                |             |
| 0077h   |                                                   |                |             |
|         |                                                   |                |             |
| 0078h   |                                                   |                |             |
| 0079h   |                                                   |                |             |
| 007Ah   |                                                   | 1              |             |
| 007Bh   |                                                   |                |             |
|         |                                                   |                |             |
| 007Ch   |                                                   |                |             |
| 007Dh   |                                                   |                |             |
| 007Eh   |                                                   |                |             |
|         |                                                   |                | <u> </u>    |
| 007Fh   |                                                   | 1              |             |
|         |                                                   |                |             |

#### SFR Information (2)<sup>(1)</sup> Table 4.2

X: Undefined

NOTES:

The blank regions are reserved. Do not access locations in these regions.
 Selected by the IICSEL bit in the PMR register.

| Address        | Register                                                                                                              | Symbol                     | After reset          |
|----------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|
| 0080h          | Timer Z Mode Register                                                                                                 | TZMR                       | 00h                  |
| 0081h          |                                                                                                                       |                            |                      |
| 0082h          |                                                                                                                       |                            |                      |
| 0083h          |                                                                                                                       |                            |                      |
| 0084h          | Timer Z Waveform Output Control Register                                                                              | PUM                        | 00h                  |
| 0085h          | Prescaler Z Register                                                                                                  | PREZ                       | FFh                  |
| 0086h          | Timer Z Secondary Register                                                                                            | TZSC                       | FFh                  |
| 0087h          | Timer Z Primary Register                                                                                              | TZPR                       | FFh                  |
| 0088h          |                                                                                                                       |                            |                      |
| 0089h          |                                                                                                                       |                            |                      |
| 008Ah          | Timer Z Output Control Register                                                                                       | TZOC                       | 00h                  |
| 008Bh          | Timer X Mode Register                                                                                                 | TXMR                       | 00h                  |
| 008Ch          | Prescaler X Register                                                                                                  | PREX                       | FFh                  |
| 008Dh          | Timer X Register                                                                                                      | ТХ                         | FFh                  |
| 008Eh          | Timer Count Source Setting Register                                                                                   | TCSS                       | 00h                  |
| 008Fh          |                                                                                                                       |                            |                      |
| 0090h          | Timer C Register                                                                                                      | TC                         | 00h                  |
| 0091h          |                                                                                                                       |                            | 00h                  |
| 0092h          |                                                                                                                       |                            |                      |
| 0093h          |                                                                                                                       |                            |                      |
| 0094h          |                                                                                                                       |                            |                      |
| 0095h<br>0096h | External Input Enable Pagister                                                                                        | INTEN                      | 00h                  |
| 0096h<br>0097h | External Input Enable Register                                                                                        | INTEN                      | UUII                 |
| 0097h<br>0098h | Key Input Enable Register                                                                                             | KIEN                       | 00h                  |
| 0098h          |                                                                                                                       | RIEN                       | 0011                 |
| 009Ah          | Timer C Control Register 0                                                                                            | TCC0                       | 00h                  |
| 009Bh          | Timer C Control Register 1                                                                                            | TCC1                       | 00h                  |
| 009Ch          | Capture, Compare 0 Register                                                                                           | TMO                        | 0000h <sup>(2)</sup> |
| 009Dh          |                                                                                                                       |                            | FFFFh <sup>(3)</sup> |
| 009Eh          | Compare 1 Register                                                                                                    | TM1                        | FFh                  |
| 009Eh          |                                                                                                                       |                            | FFh                  |
| 00A0h          | UART0 Transmit/Receive Mode Register                                                                                  | U0MR                       | 00h                  |
| 00A1h          | UARTO Bit Rate Generator                                                                                              | U0BRG                      | XXh                  |
| 00A2h          | UART0 Transmit Buffer Register                                                                                        | UOTB                       | XXh                  |
| 00A3h          | Ť                                                                                                                     |                            | XXh                  |
| 00A4h          | UART0 Transmit/Receive Control Register 0                                                                             | UOCO                       | 00001000b            |
| 00A5h          | UART0 Transmit/Receive Control Register 1                                                                             | U0C1                       | 00000010b            |
| 00A6h          | UART0 Receive Buffer Register                                                                                         | U0RB                       | XXh                  |
| 00A7h          |                                                                                                                       |                            | XXh                  |
| 00A8h          | UART1 Transmit/Receive Mode Register                                                                                  | U1MR                       | 00h                  |
| 00A9h          | UART1 Bit Rate Generator                                                                                              | U1BRG                      | XXh                  |
| 00AAh          | UART1 Transmit Buffer Register                                                                                        | U1TB                       | XXh                  |
| 00ABh          |                                                                                                                       |                            | XXh                  |
| 00ACh          | UART1 Transmit/Receive Control Register 0                                                                             | U1C0                       | 00001000b            |
| 00ADh          | UART1 Transmit/Receive Control Register 1                                                                             | U1C1                       | 00000010b            |
| 00AEh          | UART1 Receive Buffer Register                                                                                         | U1RB                       | XXh                  |
| 00AFh          | LIADT Transmit/Dessitys Original Destination                                                                          |                            | XXh                  |
| 00B0h          | UART Transmit/Receive Control Register 2                                                                              | UCON                       | 00h                  |
| 00B1h          |                                                                                                                       |                            |                      |
| 00B2h<br>00B3h |                                                                                                                       |                            |                      |
| 00B3h<br>00B4h |                                                                                                                       |                            |                      |
| 00B4h          |                                                                                                                       |                            |                      |
| 00B6h          |                                                                                                                       |                            |                      |
| 00B0h          |                                                                                                                       |                            |                      |
| 00B8h          | SS Control Register H / IIC bus Control Register 1 <sup>(4)</sup>                                                     | SSCRH / ICCR1              | 00h                  |
| 00B9h          | SS Control Register L / IIC bus Control Register 2 <sup>(4)</sup>                                                     | SSCRL / ICCR2              | 01111101b            |
| 00BAh          | SS Mode Register / IIC bus Mode Register <sup>(4)</sup>                                                               | SSORE / ICOR2              | 00011000b            |
| 00BAh<br>00BBh | SS Mode Register / IIC bus Mode Register <sup>(4)</sup>                                                               | SSER / ICIER               | 0001100000<br>00h    |
| 00BBh<br>00BCh | SS Enable Register / IIC bus Interrupt Enable Register(4) SS Status Register / IIC bus Status Register <sup>(4)</sup> | SSSR / ICIER               | 00h / 0000X000b      |
| 00BCh<br>00BDh |                                                                                                                       | SSSR / ICSR<br>SSMR2 / SAR |                      |
|                | SS Mode Register 2 / Slave Address Register <sup>(4)</sup>                                                            |                            | 00h                  |
| 00BEh          | SS Transmit Data Register / IIC bus Transmit Data Register <sup>(4)</sup>                                             | SSTDR / ICDRT              | FFh                  |
| 00BFh          | SS Receive Data Register / IIC bus Receive Data Register <sup>(4)</sup>                                               | SSRDR / ICDRR              | FFh                  |

#### SFR Information (3)<sup>(1)</sup> Table 4.3

X: Undefined

NOTES:

The blank regions are reserved. Do not access locations in these regions.
 In input capture mode.

3. In output compare mode.

4. Selected by the IICSEL bit in the PMR register.



| Address        | Register                                                 | Symbol           | After reset            |
|----------------|----------------------------------------------------------|------------------|------------------------|
| 00C0h          | A/D Register                                             | AD               | XXh                    |
| 00C1h          |                                                          |                  | XXh                    |
| 00C2h          |                                                          |                  |                        |
| 00C3h          |                                                          |                  |                        |
| 00C4h          |                                                          |                  |                        |
| 00C5h          |                                                          |                  |                        |
| 00C6h          |                                                          |                  |                        |
| 00C7h          |                                                          |                  |                        |
| 00C8h<br>00C9h |                                                          |                  |                        |
| 00C9h          |                                                          |                  |                        |
| 00CAn<br>00CBh |                                                          |                  |                        |
| 00CCh          |                                                          |                  |                        |
| 00CDh          |                                                          |                  |                        |
| 00CEh          |                                                          |                  |                        |
| 00CFh          |                                                          |                  |                        |
| 00D0h          |                                                          |                  |                        |
| 00D1h          |                                                          |                  |                        |
| 00D2h          |                                                          |                  |                        |
| 00D3h          |                                                          |                  |                        |
| 00D4h          | A/D Control Register 2                                   | ADCON2           | 00h                    |
| 00D5h          |                                                          |                  | 000000                 |
| 00D6h<br>00D7h | A/D Control Register 0<br>A/D Control Register 1         | ADCON0<br>ADCON1 | 00000XXXb<br>00h       |
| 00D7h<br>00D8h |                                                          | ADCONT           | 0011                   |
| 00D8h          |                                                          |                  | 1                      |
| 00D3h          |                                                          |                  | 1                      |
| 00DBh          |                                                          |                  | 1                      |
| 00DCh          |                                                          |                  |                        |
| 00DDh          |                                                          |                  |                        |
| 00DEh          |                                                          |                  |                        |
| 00DFh          |                                                          |                  |                        |
| 00E0h          |                                                          |                  |                        |
| 00E1h          | Port P1 Register                                         | P1               | XXh                    |
| 00E2h          |                                                          | <b>55</b> /      |                        |
| 00E3h          | Port P1 Direction Register                               | PD1              | 00h                    |
| 00E4h<br>00E5h | Port P3 Register                                         | P3               | XXh                    |
| 00E6h          |                                                          | FJ               | ~~!!                   |
| 00E7h          | Port P3 Direction Register                               | PD3              | 00h                    |
| 00E8h          | Port P4 Register                                         | P4               | XXh                    |
| 00E9h          | · · · · · · · · · · · · · · · · · · ·                    |                  |                        |
| 00EAh          | Port P4 Direction Register                               | PD4              | 00h                    |
| 00EBh          |                                                          |                  |                        |
| 00ECh          |                                                          |                  |                        |
| 00EDh          |                                                          |                  |                        |
| 00EEh          |                                                          |                  |                        |
| 00EFh          |                                                          |                  |                        |
| 00F0h<br>00F1h |                                                          |                  |                        |
| 00F1h<br>00F2h |                                                          |                  |                        |
| 00F2h          |                                                          |                  | 1                      |
| 00F4h          |                                                          |                  | 1                      |
| 00F5h          |                                                          |                  | 1                      |
| 00F6h          |                                                          | 1                | 1                      |
| 00F7h          |                                                          |                  |                        |
| 00F8h          | Port Mode Register                                       | PMR              | 00h                    |
| 00F9h          |                                                          |                  |                        |
| 00FAh          |                                                          |                  |                        |
| 00FBh          | Dull Un Control Desister 0                               | DUDO             | 00XX0000h              |
| 00FCh<br>00FDh | Pull-Up Control Register 0<br>Pull-Up Control Register 1 | PUR0<br>PUR1     | 00XX0000b<br>XXXXXX0Xb |
| 00FDh<br>00FEh | Port P1 Drive Capacity Control Register                  | DRR              | 00h                    |
| 00FEh          | Timer C Output Control Register                          | TCOUT            | 00h                    |
|                |                                                          |                  |                        |
| 01B3h          | Flash Memory Control Register 4                          | FMR4             | 0100000b               |
| 01B4h          |                                                          |                  | 1                      |
| 01B5h          | Flash Memory Control Register 1                          | FMR1             | 1000000Xb              |
| 01B6h          |                                                          |                  |                        |
| 01B7h          | Flash Memory Control Register 0                          | FMR0             | 0000001b               |
|                | Optional Function Select Register                        | OFS              | (2)                    |
| 0FFFFh         |                                                          |                  | 1.0.0                  |

#### SFR Information (4)<sup>(1)</sup> Table 4.4

X: Undefined

NOTES:

Blank regions, 0100h to 01B2h and 01B8h to 02FFh are all reserved. Do not access locations in these regions.
 The OFS register cannot be changed by a user program. Use a flash programmer to write to it.

RENESAS

# 5. Electrical Characteristics

Please contact Renesas Technology sales offices for the electrical characteristics in the Y version (Topr =  $-20^{\circ}$ C to  $105^{\circ}$ C).

#### Table 5.1 Absolute Maximum Ratings

| Symbol | Parameter                     | Condition   | Rated Value                       | Unit |
|--------|-------------------------------|-------------|-----------------------------------|------|
| Vcc    | Supply voltage                | Vcc = AVcc  | -0.3 to 6.5                       | V    |
| AVcc   | Analog supply voltage         | Vcc = AVcc  | -0.3 to 6.5                       | V    |
| VI     | Input voltage                 |             | -0.3 to Vcc+0.3                   | V    |
| Vo     | Output voltage                |             | -0.3 to Vcc+0.3                   | V    |
| Pd     | Power dissipation             | Topr = 25°C | 300                               |      |
| Topr   | Operating ambient temperature |             | -20 to 85 / -40 to 85 (D version) | °C   |
| Tstg   | Storage temperature           |             | -65 to 150                        | °C   |

#### Table 5.2 Recommended Operating Conditions

| Cumbal    | Parameter                       |                                                  | Conditions                                                   |                     | Unit |        |      |    |
|-----------|---------------------------------|--------------------------------------------------|--------------------------------------------------------------|---------------------|------|--------|------|----|
| Symbol    |                                 |                                                  | Conditions                                                   | Min.                | Тур. | Max.   | Unit |    |
| Vcc       | Supply voltage                  |                                                  |                                                              | 2.7                 | -    | 5.5    | V    |    |
| AVcc      | Analog supply volt              | age                                              |                                                              | -                   | Vcc  | -      | V    |    |
| Vss       | Supply voltage                  |                                                  |                                                              | -                   | 0    | -      | V    |    |
| AVss      | Analog supply volt              | age                                              |                                                              | -                   | 0    | -      | V    |    |
| VIH       | Input "H" voltage               |                                                  |                                                              | 0.8Vcc              | -    | Vcc    | V    |    |
| VIL       | Input "L" voltage               |                                                  |                                                              | 0                   | -    | 0.2Vcc | V    |    |
| IOH(sum)  | Peak sum output<br>"H" current  | Sum of all pins<br>IOH (peak)                    |                                                              | -                   | _    | -60    | mA   |    |
| IOH(peak) | Peak output "H" cu              | urrent                                           |                                                              | T                   | -    | -10    | mA   |    |
| IOH(avg)  | Average output "H               | " current                                        |                                                              | T                   | -    | -5     | mA   |    |
| IOL(sum)  | Peak sum output<br>"L" currents | Sum of all pins<br>IOL (peak)                    |                                                              | -                   | -    | 60     | mA   |    |
| IOL(peak) | Peak output "L" currents        | Except P1_0 to P1_3                              |                                                              | -                   | -    | 10     | mA   |    |
|           |                                 | currents P1_0 to P1_3                            | P1_0 to P1_3                                                 | Drive capacity HIGH | _    | -      | 30   | mA |
|           |                                 |                                                  | Drive capacity LOW                                           | -                   | -    | 10     | mA   |    |
| IOL(avg)  | Average output                  | Except P1_0 to P1_3                              |                                                              | -                   | -    | 5      | mA   |    |
|           | "L" current                     | P1_0 to P1_3                                     | Drive capacity HIGH                                          | -                   | -    | 15     | mA   |    |
|           |                                 |                                                  | Drive capacity LOW                                           | -                   | -    | 5      | mA   |    |
| f(XIN)    | Main clock input o              | scillation frequency                             | $3.0~V \leq Vcc \leq 5.5~V$                                  | 0                   | -    | 20     | MHz  |    |
|           |                                 |                                                  | $2.7~\text{V} \leq \text{Vcc} < 3.0~\text{V}$                | 0                   | -    | 10     | MHz  |    |
| _         | System clock                    | OCD2 = 0                                         | $3.0~V \leq Vcc \leq 5.5~V$                                  | 0                   | -    | 20     | MHz  |    |
|           |                                 | Main clock selected                              | $2.7~\text{V} \leq \text{Vcc} < 3.0~\text{V}$                | 0                   | -    | 10     | MHz  |    |
|           |                                 | OCD2 = 1<br>On-chip oscillator<br>clock selected | HRA01 = 0<br>Low-speed on-chip<br>oscillator clock selected  | _                   | 125  | -      | kHz  |    |
|           |                                 |                                                  | HRA01 = 1<br>High-speed on-chip<br>oscillator clock selected | _                   | 8    | -      | MHz  |    |

NOTES:

1. Vcc = 2.7 to 5.5 V at Topr = -20 to 85 °C / -40 to 85 °C, unless otherwise specified.

2. Typical values when average output current is 100 ms.



| Symbol  | Parameter                |                         | Conditions                                            | Standard |      |      | Unit |
|---------|--------------------------|-------------------------|-------------------------------------------------------|----------|------|------|------|
| Symbol  |                          |                         | Conditions                                            | Min.     | Тур. | Max. | Unit |
| -       | Resolution               |                         | Vref = VCC                                            | -        | -    | 10   | Bits |
| -       | Absolute                 | 10-bit mode             | $\phi$ AD = 10 MHz, Vref = VCC = 5.0 V                | -        | -    | ±3   | LSB  |
|         | accuracy                 | 8-bit mode              | $\phi$ AD = 10 MHz, Vref = VCC = 5.0 V                | -        | -    | ±2   | LSB  |
|         |                          | 10-bit mode             | $\phi$ AD = 10 MHz, Vref = VCC = 3.3 V <sup>(3)</sup> | -        | -    | ±5   | LSB  |
|         |                          | 8-bit mode              | $\phi$ AD = 10 MHz, Vref = VCC = 3.3 V <sup>(3)</sup> | -        | -    | ±2   | LSB  |
| Rladder | Resistor ladder          | ·                       | Vref = VCC                                            | 10       | -    | 40   | kΩ   |
| tconv   | Conversion time          | 10-bit mode             | $\phi$ AD = 10 MHz, Vref = VCC = 5.0 V                | 3.3      | -    | -    | μs   |
|         |                          | 8-bit mode              | $\phi$ AD = 10 MHz, Vref = VCC = 5.0 V                | 2.8      | -    | -    | μs   |
| Vref    | Reference voltage        | 9                       |                                                       | 2.7      | -    | Vcc  | V    |
| VIA     | Analog input volta       | ge <sup>(4)</sup>       |                                                       | 0        | -    | AVcc | V    |
| -       | A/D operating<br>clock   | Without sample and hold |                                                       | 0.25     | _    | 10   | MHz  |
|         | frequency <sup>(2)</sup> | With sample and hold    |                                                       | 1        | -    | 10   | MHz  |

NOTES:

1. Vcc = AVcc = 2.7 to 5.5 V at Topr = -20 to 85 °C / -40 to 85 °C, unless otherwise specified.

2. If f1 exceeds 10 MHz, divide f1 and ensure the A/D operating clock frequency (\$\$\phiAD\$) is 10 MHz or below.

3. If AVcc is less than 4.2 V, divide f1 and ensure the A/D operating clock frequency (\$\phiAD\$) is f1/2 or below.

4. When the analog input voltage is over the reference voltage, the A/D conversion result will be 3FFh in 10-bit mode and FFh in 8-bit mode.



Figure 5.1 Port P1, P3, and P4 Measurement Circuit

| Cumbal     | Parameter                                                            | Conditions                  |                      | Unit           |                            |       |
|------------|----------------------------------------------------------------------|-----------------------------|----------------------|----------------|----------------------------|-------|
| Symbol     |                                                                      | Conditions                  | Min.                 | Min. Typ. Max. |                            | Unit  |
| -          | Program/erase endurance <sup>(2)</sup>                               | R8C/1A Group                | 100 <sup>(3)</sup>   | -              | -                          | times |
|            |                                                                      | R8C/1B Group                | 1,000 <sup>(3)</sup> | -              | -                          | times |
| -          | Byte program time                                                    |                             | -                    | 50             | 400                        | μs    |
| -          | Block erase time                                                     |                             | -                    | 0.4            | 9                          | s     |
| td(SR-SUS) | Time delay from suspend request until suspend                        |                             | -                    | -              | 97+CPU clock<br>× 6 cycles | μS    |
| -          | Interval from erase start/restart until<br>following suspend request |                             | 650                  | -              | -                          | μS    |
| -          | Interval from program start/restart until following suspend request  |                             | 0                    | -              | -                          | ns    |
| -          | Time from suspend until program/erase restart                        |                             | _                    | _              | 3+CPU clock<br>× 4 cycles  | μS    |
| -          | Program, erase voltage                                               |                             | 2.7                  | -              | 5.5                        | V     |
| -          | Read voltage                                                         |                             | 2.7                  | _              | 5.5                        | V     |
| -          | Program, erase temperature                                           |                             | 0                    | -              | 60                         | °C    |
| -          | Data hold time <sup>(8)</sup>                                        | Ambient temperature = 55 °C | 20                   | -              | -                          | year  |

#### Table 5.4 Flash Memory (Program ROM) Electrical Characteristics

NOTES:

1. Vcc = 2.7 to 5.5 V at Topr = 0 to 60  $^{\circ}$ C, unless otherwise specified.

2. Definition of programming/erasure endurance

The programming and erasure endurance is defined on a per-block basis.

If the programming and erasure endurance is n (n = 100 or 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited).

3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed).

- 4. If emergency processing is required, a suspend request can be generated independent of this characteristic. In that case the normal time delay to suspend can be applied to the request. However, we recommend that a suspend request with an interval of less than 650 µs is only used once because, if the suspend state continues, erasure cannot operate and the incidence of erasure error rises.
- 5. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. In addition, averaging the number of erase operations between block A and block B can further reduce the effective number of rewrites. It is also advisable to retain data on the erase count of each block and limit the number of erase operations to a certain number.
- 6. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur.
- 7. Customers desiring programming/erasure failure rate information should contact their Renesas technical support representative.
- 8. The data hold time includes time that the power supply is off or the clock is not supplied.

| Symbol     | Parameter                                                              | Conditions                  |                       | Unit                                                 |                           |       |  |
|------------|------------------------------------------------------------------------|-----------------------------|-----------------------|------------------------------------------------------|---------------------------|-------|--|
| Symbol     | Farameter                                                              | Conditions                  | Min.                  | Тур.                                                 | Max.                      | Onit  |  |
| -          | Program/erase endurance <sup>(2)</sup>                                 |                             | 10,000 <sup>(3)</sup> | -                                                    | -                         | times |  |
| -          | Byte program time (Program/erase endurance $\leq$ 1,000 times)         |                             | -                     | 50                                                   | 400                       | μS    |  |
| _          | Byte program time<br>(Program/erase endurance > 1,000 times)           |                             | _                     | 65                                                   | 65 –                      |       |  |
| -          | Block erase time<br>(Program/erase endurance ≤ 1,000 times)            |                             | -                     | 0.2 9                                                |                           | S     |  |
| _          | Block erase time<br>(Program/erase endurance > 1,000 times)            |                             | -                     | 0.3 –                                                |                           | S     |  |
| td(SR-SUS) | Time Delay from suspend request until suspend                          |                             | -                     | <ul> <li>97+CPU clock</li> <li>× 6 cycles</li> </ul> |                           | μS    |  |
| -          | Interval from erase start/restart until<br>following suspend request   |                             | 650                   | _                                                    | _                         | μS    |  |
| _          | Interval from program start/restart until<br>following suspend request |                             | 0                     | _                                                    | _                         | ns    |  |
| -          | Time from suspend until program/erase restart                          |                             | -                     | _                                                    | 3+CPU clock<br>× 4 cycles | μS    |  |
| -          | Program, erase voltage                                                 |                             | 2.7                   | -                                                    | 5.5                       | V     |  |
| -          | Read voltage                                                           |                             | 2.7                   | _                                                    | 5.5                       | V     |  |
| -          | Program, erase temperature                                             |                             | -20 <sup>(8)</sup>    | -                                                    | 85                        | °C    |  |
| -          | Data hold time <sup>(9)</sup>                                          | Ambient temperature = 55 °C | 20                    | _                                                    | -                         | year  |  |

#### Table 5.5 Flash Memory (Data flash Block A, Block B) Electrical Characteristics

NOTES:

1. Vcc = 2.7 to 5.5 V at Topr = -20 to 85 °C / -40 to 85 °C, unless otherwise specified.

2. Definition of programming/erasure endurance

The programming and erasure endurance is defined on a per-block basis.

If the programming and erasure endurance is n (n = 100 or 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited).

3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed).

- 4. If emergency processing is required, a suspend request can be generated independent of this characteristic. In that case the normal time delay to suspend can be applied to the request. However, we recommend that a suspend request with an interval of less than 650 μs is only used once because, if the suspend state continues, erasure cannot operate and the incidence of erasure error rises.
- 5. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erase count of each block and limit the number of erase operations to a certain number.

6. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur.

- 7. Customers desiring programming/erasure failure rate information should contact their Renesas technical support representative.
- 8. -40 °C for D version.
- 9. The data hold time includes time that the power supply is off or the clock is not supplied.



Figure 5.2 **Transition Time to Suspend** 

#### Table 5.6 **Voltage Detection 1 Circuit Electrical Characteristics**

| Symbol  | Parameter                                                                    | Condition              |      | Unit |      |      |
|---------|------------------------------------------------------------------------------|------------------------|------|------|------|------|
|         | Falameter                                                                    | Condition              | Min. | Тур. | Max. | Unit |
| Vdet1   | Voltage detection level <sup>(3)</sup>                                       |                        | 2.70 | 2.85 | 3.00 | V    |
| -       | Voltage detection circuit self power consumption                             | VCA26 = 1, Vcc = 5.0 V | -    | 600  | -    | nA   |
| td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(2)</sup> |                        | -    | -    | 100  | μS   |
| Vccmin  | MCU operating voltage minimum value                                          |                        | 2.7  | -    | -    | V    |

NOTES:

1. The measurement condition is Vcc = 2.7 V to 5.5 V and Topr = -40°C to 85 °C.

- 2. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0.
- 3. Ensure that Vdet2 > Vdet1.

#### Table 5.7 **Voltage Detection 2 Circuit Electrical Characteristics**

| Symbol  | Parameter                                                                    | Condition              |      | Unit |      |      |
|---------|------------------------------------------------------------------------------|------------------------|------|------|------|------|
| Symbol  | Farameter                                                                    | Condition              | Min. | Тур. | Max. | Unit |
| Vdet2   | Voltage detection level <sup>(4)</sup>                                       |                        | 3.00 | 3.30 | 3.60 | V    |
| -       | Voltage monitor 2 interrupt request generation time <sup>(2)</sup>           |                        | -    | 40   | -    | μS   |
| -       | Voltage detection circuit self power consumption                             | VCA27 = 1, Vcc = 5.0 V | -    | 600  | -    | nA   |
| td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> |                        | I    | I    | 100  | μS   |

NOTES:

The measurement condition is Vcc = 2.7 V to 5.5 V and Topr = -40°C to 85 °C.
 Time until the voltage monitor 2 interrupt request is generated after the voltage passes Vdet2.

3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA27 bit in the VCA2 register to 0.

4. Ensure that Vdet2 > Vdet1.

| Symbol          | Parameter                                         | Condition                                | Standard |      | Unit  |    |
|-----------------|---------------------------------------------------|------------------------------------------|----------|------|-------|----|
|                 |                                                   |                                          | Min.     | Тур. | Max.  |    |
| Vpor2           | Power-on reset valid voltage                      | $-20^\circ C \le Topr \le 85^\circ C$    | -        | -    | Vdet1 | V  |
| tw(Vpor2-Vdet1) | Supply voltage rising time when power-on reset is | $-20^{\circ}C \le Topr \le 85^{\circ}C,$ | -        | -    | 100   | ms |
|                 | deasserted <sup>(1)</sup>                         | $t_{w(por2)} \ge 0s^{(3)}$               |          |      |       |    |

#### Table 5.8 Reset Circuit Electrical Characteristics (When Using Voltage Monitor 1 Reset)

NOTES:

1. This condition is not applicable when using with Vcc  $\ge$  1.0 V.

2. When turning power on after the time to hold the external power below effective voltage (Vport) exceeds10 s, refer to Table 5.9 Reset Circuit Electrical Characteristics (When Not Using Voltage Monitor 1 Reset).

3. tw(por2) is the time to hold the external power below effective voltage (Vpor2).

#### Table 5.9 Reset Circuit Electrical Characteristics (When Not Using Voltage Monitor 1 Reset)

| Symbol          | Parameter                                                    | Condition                                                                                                                           | Standard |      |      | Unit |
|-----------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------|
|                 |                                                              |                                                                                                                                     | Min.     | Тур. | Max. |      |
| Vpor1           | Power-on reset valid voltage                                 | $\text{-}20^\circ C \leq \text{Topr} \leq 85^\circ C$                                                                               | -        | -    | 0.1  | V    |
| tw(Vpor1-Vdet1) | Supply voltage rising time when power-on reset is deasserted | $\label{eq:constraint} \begin{split} 0^\circ C &\leq Topr \leq 85^\circ C, \\ tw(\text{por1}) \geq 10 \ s^{(2)} \end{split}$        | -        | -    | 100  | ms   |
| tw(Vpor1-Vdet1) | Supply voltage rising time when power-on reset is deasserted | $\label{eq:constraint} \begin{array}{l} -20^\circ C \leq \text{Topr} < 0^\circ C, \\ tw(\text{por1}) \geq 30 \ s^{(2)} \end{array}$ | -        | -    | 100  | ms   |
| tw(Vpor1-Vdet1) | Supply voltage rising time when power-on reset is deasserted | $\label{eq:constraint} \begin{array}{l} -20^\circ C \leq Topr < 0^\circ C, \\ tw(\text{por1}) \geq 10 \ s^{(2)} \end{array}$        | -        | -    | 1    | ms   |
| tw(Vpor1-Vdet1) | Supply voltage rising time when power-on reset is deasserted | $\label{eq:constraint} \begin{split} 0^\circ C &\leq Topr \leq 85^\circ C, \\ t_{w(por1)} \geq 1 \ s^{(2)} \end{split}$             | -        | -    | 0.5  | ms   |

#### NOTES:

1. When not using voltage monitor 1, use with Vcc $\ge$  2.7 V.

2. tw(por1) is the time to hold the external power below effective voltage (Vpor1).



#### Figure 5.3 **Reset Circuit Electrical Characteristics**

| Symbol | Parameter                                                               | Condition                                 | Standard |      |      | Unit |
|--------|-------------------------------------------------------------------------|-------------------------------------------|----------|------|------|------|
| Symbol |                                                                         | Condition                                 | Min.     | Тур. | Max. | Unit |
| -      | High-speed on-chip oscillator frequency when the<br>reset is deasserted | Vcc = 5.0 V, Topr = 25 °C                 | -        | 8    | -    | MHz  |
| -      | High-speed on-chip oscillator frequency                                 | 0 to +60 °C/5 V ± 5 % <sup>(3)</sup>      | 7.76     | -    | 8.24 | MHz  |
|        | temperature • supply voltage dependence <sup>(2)</sup>                  | -20 to +85 °C/2.7 to 5.5 V <sup>(3)</sup> | 7.68     | -    | 8.32 | MHz  |
|        |                                                                         | -40 to +85 °C/2.7 to 5.5 V <sup>(3)</sup> | 7.44     | -    | 8.32 | MHz  |

| Table 5.10 | High-Speed On-Chip Oscillator Circuit Electrical Characteristics |
|------------|------------------------------------------------------------------|
|------------|------------------------------------------------------------------|

NOTES:

- 1. The measurement condition is Vcc = 5.0 V and  $T_{opr}$  = 25 °C.
- 2. Refer to 10.6.4 High-Speed On-Chip Oscillator Clock for notes on high-speed on-chip oscillator clock.
- 3. The standard value shows when the HRA1 register is assumed as the value in shipping and the HRA2 register value is set to 00h.

#### Table 5.11 Power Supply Circuit Timing Characteristics

| Symbol  | Parameter                                                                   | Condition | Standard |      |      | Unit |
|---------|-----------------------------------------------------------------------------|-----------|----------|------|------|------|
|         |                                                                             | Condition | Min.     | Тур. | Max. | Unit |
| td(P-R) | Time for internal power supply stabilization during power-on <sup>(2)</sup> |           | 1        | -    | 2000 | μS   |
| td(R-S) | STOP exit time <sup>(3)</sup>                                               |           | -        | -    | 150  | μs   |

NOTES:

- 1. The measurement condition is Vcc = 2.7 to 5.5 V and Topr = 25 °C.
- 2. Waiting time until the internal power supply generation circuit stabilizes during power-on.
- 3. Time until CPU clock supply starts after the interrupt is acknowledged to exit stop mode.

| Symbol | Deremeter                       | Conditions | Standard |          |      | l loit      |                     |
|--------|---------------------------------|------------|----------|----------|------|-------------|---------------------|
|        | Parameter                       |            | Min.     | Тур.     | Max. | Unit        |                     |
| tsucyc | SSCK clock cycle time           |            |          | 4        | _    | -           | tCYC <sup>(2)</sup> |
| tнı    | SSCK clock "H" width            |            |          | 0.4      | -    | 0.6         | tsucyc              |
| tlo    | SSCK clock "L" width            |            |          | 0.4      | -    | 0.6         | tsucyc              |
| trise  | SSCK clock rising time          | Master     |          | -        | -    | 1           | tCYC <sup>(2)</sup> |
|        |                                 | Slave      |          | -        | -    | 1           | μS                  |
| tFALL  | SSCK clock falling time         | Master     |          | -        | -    | 1           | tCYC <sup>(2)</sup> |
|        |                                 | Slave      |          | -        | -    | 1           | μS                  |
| tsu    | SSO, SSI data input setup time  |            |          | 100      | -    | -           | ns                  |
| tн     | SSO, SSI data input hold time   |            |          | 1        | -    | -           | tCYC <sup>(2)</sup> |
| tlead  | SCS setup time                  | Slave      |          | 1tcyc+50 | -    | -           | ns                  |
| tlag   | SCS hold time                   | Slave      |          | 1tcyc+50 | -    | -           | ns                  |
| tod    | SSO, SSI data output delay time |            |          | -        | -    | 1           | tCYC <sup>(2)</sup> |
| tSA    | SSI slave access time           |            |          | -        | -    | 1.5tcyc+100 | ns                  |
| tor    | SSI slave out open time         |            |          | -        | -    | 1.5tcyc+100 | ns                  |

Table 5.12 Timing Requirements of Clock Synchronous Serial I/O with Chip Select<sup>(1)</sup>

NOTES:

1. Vcc = 2.7 to 5.5V, Vss = 0V at Ta = -20 to 85 °C / -40 to 85 °C, unless otherwise specified. 2. 1tcvc = 1/f1(s)



RENESAS



RENESAS



| Table 5.13 Timing Requirements of I <sup>2</sup> C bus Interface ( | e (1) | I <sup>2</sup> C bus Interface | Timing Reguirements of I | Table 5.13 |
|--------------------------------------------------------------------|-------|--------------------------------|--------------------------|------------|
|--------------------------------------------------------------------|-------|--------------------------------|--------------------------|------------|

| Symbol        | Parameter                                   | Condition | S                         | Standard |                      |      |  |
|---------------|---------------------------------------------|-----------|---------------------------|----------|----------------------|------|--|
| Symbol        | Parameter                                   | Condition | Min.                      | Тур.     | Max.                 | Unit |  |
| tscl          | SCL input cycle time                        |           | 12tcyc+600 <sup>(2)</sup> | -        | -                    | ns   |  |
| <b>t</b> SCLH | SCL input "H" width                         |           | 3tcyc+300 <sup>(2)</sup>  | -        | -                    | ns   |  |
| tSCLL         | SCL input "L" width                         |           | 5tcyc+300 <sup>(2)</sup>  | -        | -                    | ns   |  |
| tsf           | SCL, SDA input fall time                    |           | -                         | -        | 300                  | ns   |  |
| tsp           | SCL, SDA input spike pulse rejection time   |           | -                         | -        | 1tcyc <sup>(2)</sup> | ns   |  |
| tbuf          | SDA input bus-free time                     |           | 5tcyc <sup>(2)</sup>      | -        | -                    | ns   |  |
| <b>t</b> STAH | Start condition input hold time             |           | 3tcyc <sup>(2)</sup>      | -        | -                    | ns   |  |
| <b>t</b> STAS | Retransmit start condition input setup time |           | 3tcyc <sup>(2)</sup>      | -        | -                    | ns   |  |
| tstos         | Stop condition input setup time             |           | 3tcyc <sup>(2)</sup>      | -        | -                    | ns   |  |
| tsdas         | Data input setup time                       |           | 1tcyc+20 <sup>(2)</sup>   | -        | -                    | ns   |  |
| <b>t</b> SDAH | Data input hold time                        |           | 0                         | I        | -                    | ns   |  |

NOTES:

1. Vcc = 2.7 to 5.5 V, Vss = 0 V and Ta = -20 to 85  $^{\circ}$ C / -40 to 85  $^{\circ}$ C, unless otherwise specified.

2. 1tcyc = 1/f1(s)





| Symbol  | Paran                | actor                                                                   | Cond                   | ition         | SI        | andard |      | Unit |
|---------|----------------------|-------------------------------------------------------------------------|------------------------|---------------|-----------|--------|------|------|
| Symbol  | Faidii               | netei                                                                   | Cond                   |               | Min.      | Тур.   | Max. | Unit |
| Vон     | Output "H" voltage   | Except Xout                                                             | lон = -5 mA            |               | Vcc - 2.0 | -      | Vcc  | V    |
|         |                      |                                                                         | Іон = -200 μА          |               | Vcc - 0.3 | I      | Vcc  | V    |
|         |                      | Xout                                                                    | Drive capacity<br>HIGH | Іон = -1 mA   | Vcc - 2.0 | -      | Vcc  | V    |
|         |                      |                                                                         | Drive capacity<br>LOW  | Іон = -500 μА | Vcc - 2.0 | _      | Vcc  | V    |
| Vol     | Output "L" voltage   | Except P1_0 to                                                          | IoL = 5 mA             | •             | -         | ļ      | 2.0  | V    |
|         |                      | Р1_3, Хоит                                                              | IOL = 200 μA           |               | -         | -      | 0.45 | V    |
|         |                      | P1_0 to P1_3                                                            | Drive capacity<br>HIGH | lo∟ = 15 mA   | -         | -      | 2.0  | V    |
|         |                      |                                                                         | Drive capacity<br>LOW  | lo∟ = 5 mA    | -         | _      | 2.0  | V    |
|         |                      |                                                                         | Drive capacity<br>LOW  | IoL = 200 μA  | -         | _      | 0.45 | V    |
|         |                      | Xout                                                                    | Drive capacity<br>HIGH | lo∟ = 1 mA    | -         | _      | 2.0  | V    |
|         |                      |                                                                         | Drive capacity<br>LOW  | IoL = 500 μA  | -         | -      | 2.0  | V    |
| VT+-VT- | Hysteresis           | INT0, INT1, INT3,<br>KI0, KI1, KI2, KI3,<br>CNTR0, CNTR1,<br>TCIN, RXD0 |                        |               | 0.2       | _      | 1.0  | V    |
|         |                      | RESET                                                                   |                        |               | 0.2       | -      | 2.2  | V    |
| Ін      | Input "H" current    | ·                                                                       | VI = 5 V               |               | -         | ļ      | 5.0  | μA   |
| lı∟     | Input "L" current    |                                                                         | VI = 0 V               |               | -         | -      | -5.0 | μA   |
| RPULLUP | Pull-up resistance   |                                                                         | VI = 0 V               |               | 30        | 50     | 167  | kΩ   |
| RfXIN   | Feedback resistance  | XIN                                                                     |                        |               | -         | 1.0    | -    | MΩ   |
| fring-s | Low-speed on-chip os | cillator frequency                                                      |                        |               | 40        | 125    | 250  | kHz  |
| Vram    | RAM hold voltage     |                                                                         | During stop mode       |               | 2.0       | I      | -    | V    |

# Table 5.14 Electrical Characteristics (1) [Vcc = 5 V]

NOTE:

1. Vcc = 4.2 to 5.5 V at Topr = -20 to 85 °C / -40 to 85 °C, f(XIN) = 20 MHz, unless otherwise specified.

| Symbol | Parameter                                                                                                                  |                                                                                                                                                                                             | Condition                                                                                                                                                      |      | Standard |      | Unit |
|--------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|------|
|        |                                                                                                                            |                                                                                                                                                                                             |                                                                                                                                                                | Min. | Тур.     | Max. | Unit |
| Icc    | Power supply current<br>(Vcc = 3.3 to 5.5 V)<br>Single-chip mode,<br>output pins are open,                                 | High-speed<br>mode                                                                                                                                                                          | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                    | _    | 9        | 15   | mA   |
|        | other pins are Vss,<br>A/D converter is<br>stopped                                                                         |                                                                                                                                                                                             | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                    | _    | 8        | 14   | mA   |
|        |                                                                                                                            |                                                                                                                                                                                             | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                    | _    | 5        | _    | mA   |
|        |                                                                                                                            | Medium-<br>speed mode                                                                                                                                                                       | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                    | _    | 4        | _    | mA   |
|        |                                                                                                                            |                                                                                                                                                                                             | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                    | _    | 3        | _    | mA   |
|        | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kH<br>Divide-by-8 | -                                                                                                                                                                                           | 2                                                                                                                                                              | _    | mA       |      |      |
|        |                                                                                                                            | High-speed<br>on-chip<br>oscillator<br>mode                                                                                                                                                 | Main clock off<br>High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                         |      | 4        | 8    | mA   |
|        |                                                                                                                            |                                                                                                                                                                                             | Main clock off<br>High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                         | _    | 1.5      | -    | mA   |
|        |                                                                                                                            | Low-speed<br>on-chip<br>oscillator<br>mode                                                                                                                                                  | Main clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8<br>FMR47 = 1                                   | _    | 110      | 300  | μA   |
|        | Wait mode                                                                                                                  | Main clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock operation<br>VCA27 = VCA26 = 0 | _                                                                                                                                                              | 40   | 80       | μΑ   |      |
|        | Wait mode                                                                                                                  | Main clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock off<br>VCA27 = VCA26 = 0       | _                                                                                                                                                              | 38   | 76       | μΑ   |      |
|        |                                                                                                                            | Stop mode                                                                                                                                                                                   | Main clock off, Topr = 25 °C<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA27 = VCA26 = 0 |      | 0.8      | 3.0  | μΑ   |

# Table 5.15Electrical Characteristics (2) [Vcc = 5 V] (Topr = -40 to 85 °C, unless otherwise specified.)

# Timing Requirements (Unless otherwise specified: Vcc = 5 V, Vss = 0 V at Ta = 25 °C) [ Vcc = 5 V ]

# Table 5.16 XIN Input

| Symbol   | Parameter            | Stan | dard | Unit |
|----------|----------------------|------|------|------|
| Symbol   | Falameter            | Min. | Max. | Unit |
| tc(XIN)  | XIN input cycle time | 50   | -    | ns   |
| twh(xin) | XIN input "H" width  | 25   | -    | ns   |
| twl(XIN) | XIN input "L" width  | 25   | -    | ns   |



Figure 5.8 XIN Input Timing Diagram when Vcc = 5 V

# Table 5.17 CNTR0 Input, CNTR1 Input, INT1 Input

| Symbol     | Parameter              | Standard           Min.         Max.           100         -           40         -           40         - | Parameter Standard | Unit  |
|------------|------------------------|------------------------------------------------------------------------------------------------------------|--------------------|-------|
| Symbol     | Falanielei             | Min.                                                                                                       | Max.               | Offic |
| tc(CNTR0)  | CNTR0 input cycle time | 100                                                                                                        | -                  | ns    |
| tWH(CNTR0) | CNTR0 input "H" width  | 40                                                                                                         | -                  | ns    |
| tWL(CNTR0) | CNTR0 input "L" width  | 40                                                                                                         | -                  | ns    |



# Figure 5.9 CNTR0 Input, CNTR1 Input, INT1 Input Timing Diagram when Vcc = 5 V

# Table 5.18 TCIN Input, INT3 Input

| Symbol    | Parameter             | Standard           Min.         Max.           400 <sup>(1)</sup> -           200 <sup>(2)</sup> -           200 <sup>(2)</sup> - | Unit |      |
|-----------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|------|
| Symbol    | Falanielei            | Min.                                                                                                                              | Max. | Onit |
| tc(TCIN)  | TCIN input cycle time | 400(1)                                                                                                                            | -    | ns   |
| twh(tcin) | TCIN input "H" width  | 200(2)                                                                                                                            | -    | ns   |
| twl(tcin) | TCIN input "L" width  | 200(2)                                                                                                                            | -    | ns   |

NOTES:

- 1. When using timer C input capture mode, adjust the cycle time to (1/timer C count source frequency x 3) or above.
- 2. When using timer C input capture mode, adjust the pulse width to (1/timer C count source frequency x 1.5) or above.



# Figure 5.10 TCIN Input, INT3 Input Timing Diagram when Vcc = 5 V

### Table 5.19Serial Interface

| Symbol   | Parameter              | Stan | Unit |      |
|----------|------------------------|------|------|------|
| Symbol   | Falanielei             | Min. | Max. | Unit |
| tc(CK)   | CLKi input cycle time  | 200  | -    | ns   |
| tW(CKH)  | CLKi input "H" width   | 100  | -    | ns   |
| tW(CKL)  | CLKi input "L" width   | 100  | -    | ns   |
| td(C-Q)  | TXDi output delay time | -    | 50   | ns   |
| th(C-Q)  | TXDi hold time         | 0    | -    | ns   |
| tsu(D-C) | RXDi input setup time  | 50   | -    | ns   |
| th(C-D)  | RXDi input hold time   | 90   | -    | ns   |

i = 0 or 1





# Table 5.20 External Interrupt INT0 Input

| Symbol<br>tw(INH) | Parameter            | Standard           |      | Unit |
|-------------------|----------------------|--------------------|------|------|
| Symbol            | Falameter            | Min.               | Max. | Unit |
| tw(INH)           | INTO input "H" width | 250(1)             | -    | ns   |
| tw(INL)           | INTO input "L" width | 250 <sup>(2)</sup> | _    | ns   |

NOTES:

1. When selecting the digital filter by the INTO input filter select bit, use an INTO input HIGH width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater.

2. When selecting the digital filter by the INTO input filter select bit, use an INTO input LOW width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater.



Figure 5.12 External Interrupt INTO Input Timing Diagram when Vcc = 5 V

| Currents al | Darra                |                                                                         | 0                      | dition        | St        | andard | Unit |      |
|-------------|----------------------|-------------------------------------------------------------------------|------------------------|---------------|-----------|--------|------|------|
| Symbol      | Para                 | meter                                                                   | Cond                   | aition        | Min.      | Тур.   | Max. | Unit |
| Vон         | Output "H" voltage   | Except Xout                                                             | Iон = -1 mA            |               | Vcc - 0.5 | _      | Vcc  | V    |
|             |                      | Xout                                                                    | Drive capacity<br>HIGH | Iон = -0.1 mA | Vcc - 0.5 | -      | Vcc  | V    |
|             |                      |                                                                         | Drive capacity<br>LOW  | Іон = -50 μА  | Vcc – 0.5 | -      | Vcc  | V    |
| Vol         | Output "L" voltage   | Except P1_0 to P1_3, XOUT                                               | IoL = 1 mA             |               | -         | -      | 0.5  | V    |
|             |                      | P1_0 to P1_3                                                            | Drive capacity<br>HIGH | IOL = 2 mA    | -         | —      | 0.5  | V    |
|             |                      |                                                                         | Drive capacity<br>LOW  | IoL = 1 mA    | -         | -      | 0.5  | V    |
|             |                      | Хоит                                                                    | Drive capacity<br>HIGH | IoL = 0.1 mA  | -         | —      | 0.5  | V    |
|             |                      |                                                                         | Drive capacity<br>LOW  | IoL = 50 μA   | -         | —      | 0.5  | V    |
| Vt+-Vt-     | Hysteresis           | INT0, INT1, INT3,<br>KI0, KI1, KI2, KI3,<br>CNTR0, CNTR1,<br>TCIN, RXD0 |                        |               | 0.2       | _      | 0.8  | V    |
|             |                      | RESET                                                                   |                        |               | 0.2       | -      | 1.8  | V    |
| Ін          | Input "H" current    |                                                                         | VI = 3 V               |               | -         | -      | 4.0  | μA   |
| lı∟         | Input "L" current    |                                                                         | VI = 0 V               |               | -         | -      | -4.0 | μA   |
| Rpullup     | Pull-up resistance   |                                                                         | VI = 0 V               |               | 66        | 160    | 500  | kΩ   |
| Rfxin       | Feedback resistance  | XIN                                                                     |                        |               | -         | 3.0    | -    | MΩ   |
| fring-s     | Low-speed on-chip or | scillator frequency                                                     |                        |               | 40        | 125    | 250  | kHz  |
| Vram        | RAM hold voltage     |                                                                         | During stop mode       | 1             | 2.0       | -      | -    | V    |

# Table 5.21 Electrical Characteristics (3) [Vcc = 3V]

NOTE:

1. Vcc = 2.7 to 3.3 V at Topr = -20 to 85 °C / -40 to 85 °C, f(XIN) = 10 MHz, unless otherwise specified.

| Symbol | Parameter                                                                                  |                                                                                                                                                                                       | Condition                                                                                                                                                                                   |      | Standard |      | Unit  |
|--------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|-------|
|        |                                                                                            |                                                                                                                                                                                       |                                                                                                                                                                                             | Min. | Тур.     | Max. | 01110 |
| Icc    | Power supply current<br>(Vcc = 2.7 to 3.3 V)<br>Single-chip mode,<br>output pins are open, | High-speed<br>mode                                                                                                                                                                    | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                 | _    | 8        | 13   | mA    |
|        | other pins are Vss,<br>A/D converter is<br>stopped                                         |                                                                                                                                                                                       | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                 | _    | 7        | 12   | mA    |
|        |                                                                                            |                                                                                                                                                                                       | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                 |      | 5        | _    | mA    |
|        |                                                                                            | Medium-<br>speed mode                                                                                                                                                                 | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                 | -    | 3        | _    | mA    |
|        |                                                                                            |                                                                                                                                                                                       | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                 | _    | 2.5      | _    | mA    |
|        | XIN = 10 M<br>High-spee<br>Low-spee                                                        | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                           | -                                                                                                                                                                                           | 1.6  | _        | mA   |       |
|        |                                                                                            | High-speed<br>on-chip<br>oscillator<br>mode                                                                                                                                           | Main clock off<br>High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division                                                                      | _    | - 3.5    | 7.5  | mA    |
|        |                                                                                            |                                                                                                                                                                                       | Main clock off<br>High-speed on-chip oscillator on = 8 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                      | -    | 1.5      | _    | mA    |
|        |                                                                                            | Low-speed<br>on-chip<br>oscillator<br>mode                                                                                                                                            | Main clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8<br>FMR47 = 1                                                                | _    | 100      | 280  | μA    |
|        |                                                                                            | Wait mode                                                                                                                                                                             | Main clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock operation<br>VCA27 = VCA26 = 0 |      | 37       | 74   | μΑ    |
|        | Wait mode                                                                                  | Main clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>While a WAIT instruction is executed<br>Peripheral clock off<br>VCA27 = VCA26 = 0 | _                                                                                                                                                                                           | 35   | 70       | μΑ   |       |
|        |                                                                                            | Stop mode                                                                                                                                                                             | Main clock off, Topr = 25 °C<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA27 = VCA26 = 0                              | -    | 0.7      | 3.0  | μΑ    |

# Table 5.22 Electrical Characteristics (4) [Vcc = 3 V] (Topr = -40 to 85 °C, unless otherwise specified.)

# Timing requirements (Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at Ta = 25 °C) [Vcc = 3 V]

# Table 5.23 XIN Input

| Symbol   | Parameter            | Stan | dard | Unit  |
|----------|----------------------|------|------|-------|
| Symbol   | Falantelei           | Min. | Max. | Offic |
| tc(XIN)  | XIN input cycle time | 100  | -    | ns    |
| twh(XIN) | XIN input "H" width  | 40   | -    | ns    |
| twl(XIN) | XIN input "L" width  | 40   | -    | ns    |



Figure 5.13 XIN Input Timing Diagram when VCC = 3 V

# Table 5.24 CNTR0 Input, CNTR1 Input, INT1 Input

| Symbol     | Parameter                   |     | Standard |      |
|------------|-----------------------------|-----|----------|------|
| Symbol     |                             |     | Max.     | Unit |
| tc(CNTR0)  | CNTR0 input cycle time      | 300 | -        | ns   |
| tWH(CNTR0) | CNTR0 input "H" width 120 – |     |          |      |
| tWL(CNTR0) | CNTR0 input "L" width 120 - |     |          |      |



# Figure 5.14 CNTR0 Input, CNTR1 Input, INT1 Input Timing Diagram when Vcc = 3 V

# Table 5.25 TCIN Input, INT3 Input

| Symbol    | Parameter             |                      | Standard |      |
|-----------|-----------------------|----------------------|----------|------|
| Symbol    |                       |                      | Max.     | Unit |
| tc(TCIN)  | TCIN input cycle time | 1,200 <sup>(1)</sup> | -        | ns   |
| twh(tcin) | TCIN input "H" width  | 600(2)               | -        | ns   |
| twl(tcin) | TCIN input "L" width  | 600 <sup>(2)</sup>   | -        | ns   |

NOTES:

- 1. When using the timer C input capture mode, adjust the cycle time to (1/timer C count source frequency x 3) or above.
- 2. When using the timer C input capture mode, adjust the width to (1/timer C count source frequency x 1.5) or above.



# Figure 5.15 TCIN Input, INT3 Input Timing Diagram when Vcc = 3 V

### Table 5.26Serial Interface

| Symbol   | Parameter                  |      | Standard |      |
|----------|----------------------------|------|----------|------|
|          | Parameter                  | Min. | Max.     | Unit |
| tc(CK)   | CLKi input cycle time      | 300  | -        | ns   |
| tw(CKH)  | CLKi input "H" width       | 150  | -        | ns   |
| tw(CKL)  | CLKi input "L" width       | 150  | -        | ns   |
| td(C-Q)  | TXDi output delay time     | -    | 80       | ns   |
| th(C-Q)  | TXDi hold time             | 0    | -        | ns   |
| tsu(D-C) | RXDi input setup time 70 - |      |          |      |
| th(C-D)  | RXDi input hold time 90 -  |      |          |      |

i = 0 or 1



# Figure 5.16 Serial Interface Timing Diagram when Vcc = 3 V

# Table 5.27 External Interrupt INT0 Input

| Symbol  | Parameter            |                    | Standard |      |
|---------|----------------------|--------------------|----------|------|
| Symbol  | Falameter            | Min.               | Max.     | Unit |
| tw(INH) | INTO input "H" width | 380(1)             | -        | ns   |
| tw(INL) | INTO input "L" width | 380 <sup>(2)</sup> | -        | ns   |

NOTES:

1. When selecting the digital filter by the INTO input filter select bit, use an INTO input HIGH width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater

2. When selecting the digital filter by the INT0 input filter select bit, use an INT0 input LOW width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater



Figure 5.17 External Interrupt INTO Input Timing Diagram when Vcc = 3 V

# **Package Dimensions**

Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Technology website.









# **REVISION HISTORY**

# R8C/1A Group, R8C/1B Group Datasheet

|           |              |           | Description                                                                                                                                                                                                 |
|-----------|--------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. Date |              | Page      | Summary                                                                                                                                                                                                     |
| 0.10      | Feb 18, 2005 | -         | First Edition issued                                                                                                                                                                                        |
| 0.20      | Jun 01, 2005 | 2, 3      | Tables 1.1, 1.2: Item name changed                                                                                                                                                                          |
|           |              | 9         | Table 1.5: Timer C's Pin name revised,<br>Reference Voltage Input Description revised                                                                                                                       |
| 0.30      | Jul 04, 2005 | 16        | Table 4.1 the value after reset revised;<br>0009h address "XXXXX00b" $\rightarrow$ "00h",<br>000Ah address "00XXX000b" $\rightarrow$ "00h",<br>001Eh address "XXXXX000b" $\rightarrow$ "00h".               |
|           |              | 17        | Table 4.2 004Fh address; "SSU/IIC Interrupt Control Register, SSUAIC/<br>IIC2AIC, XXXXX000b" added                                                                                                          |
|           |              | 18        | Table 4.3 the value after reset revised;<br>00BCh address "00h" → "00h / 0000X000b"                                                                                                                         |
|           |              | 20 to 39  | 5. Electrical Characteristics added                                                                                                                                                                         |
| 1.00      | Sep 01, 2005 | all pages | "Under development" deleted                                                                                                                                                                                 |
|           |              | 3         | Table 1.2 Performance Outline of the R8C/1B Group;Flash Memory: (Data area) $\rightarrow$ (Data flash)(Program area) $\rightarrow$ (Program ROM) revised                                                    |
|           |              | 4         | Figure 1.1 Block Diagram;<br>"Peripheral Function" added,<br>"System Clock Generation" → "System Clock Generator" revised                                                                                   |
|           |              | 5         | Table 1.3 Product Information of R8C/1A Group;<br>"(D)" and "(D): Under development" deleted                                                                                                                |
|           |              | 6         | Table 1.4 Product Information of R8C/1B Group;<br>"(D)" and "(D): Under development" deleted<br>ROM capacity: (Program area) $\rightarrow$ (Program ROM),<br>(Data area) $\rightarrow$ (Data flash) revised |
|           |              | 9         | Table 1.5 Pin Description;<br>Power Supply Input: "VCC/AVCC" $\rightarrow$ "VCC",<br>"VSS/AVSS" $\rightarrow$ "VSS" revised<br>Analog Power Supply Input: added                                             |
|           |              | 11        | Figure 2.1 CPU Register;<br>"Reserved Area" → "Reserved Bit" revised                                                                                                                                        |
|           |              | 13        | 2.8.10 Reserved Area;<br>"Reserved Area" $\rightarrow$ "Reserved Bit" revised                                                                                                                               |
|           |              | 15        | <ul> <li>3.2 R8C/1B Group, Figure 3.2 Memory Map of R8C/1B Group;</li> <li>"Data area" → "Data flash",</li> <li>"Program area" → "Program ROM" revised</li> </ul>                                           |

**REVISION HISTORY** 

# R8C/1A Group, R8C/1B Group Datasheet

| Davi | Dete         |           | Description                                                                                                                                                                                                                                                                                                                                                                                       |  |
|------|--------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev. | Date         | Page      | Summary                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 1.00 | Sep 01, 2005 | 18        | Table 4.3 SFR Information(3);0085h:"Prescaler Z" $\rightarrow$ "Prescaler Z Register"0086h:"Timer Z Secondary" $\rightarrow$ "Timer Z Secondary Register"0087h:"Timer Z Primary" $\rightarrow$ "Timer Z Primary Register"008Ch:"Prescaler X" $\rightarrow$ "Prescaler X Register"008Dh:"Timer X" $\rightarrow$ "Timer X Register"0090h, 0091h: "Timer C" $\rightarrow$ "Timer C Register" revised |  |
|      |              | 21        | Table 5.3 A/D Converter Characteristics;<br>Vref and VIA: Standard value, NOTE4 revised                                                                                                                                                                                                                                                                                                           |  |
|      |              | 22        | Table 5.4 Flash Memory (Program ROM) Electrical Characteristics;<br>NOTES3 and 5 revised, NOTE8 deleted                                                                                                                                                                                                                                                                                           |  |
|      |              | 23        | Table 5.5 Flash Memory (Data flash Block A, Block B) Electrical<br>Characteristics; NOTES1 and 3 revised                                                                                                                                                                                                                                                                                          |  |
|      |              | 25        | Table 5.8 Reset Circuit Electrical Characteristics (When Using Voltage Monitor 1 Reset); NOTE2 revised                                                                                                                                                                                                                                                                                            |  |
|      |              | 26        | Table 5.10 High-speed On-Chip Oscillator Circuit Electrical<br>Characteristics;<br>"High-Speed On-Chip Oscillator" → "High-Speed On-Chip Oscillator<br>Frequency" revised,<br>NOTE2 added                                                                                                                                                                                                         |  |
|      |              | 33        | Table 5.15 Electrical Characteristics (2) [Vcc = 5V];<br>NOTE1 deleted                                                                                                                                                                                                                                                                                                                            |  |
|      |              | 37        | Table 5.22 Electrical Characteristics (4) [Vcc = 3V];<br>NOTE1 deleted                                                                                                                                                                                                                                                                                                                            |  |
| 1.10 | Dec 16, 2005 | -         | Products of PWQN0028KA-B package included                                                                                                                                                                                                                                                                                                                                                         |  |
|      |              | 5, 6      | Table 1.3, Table 1.4 revised                                                                                                                                                                                                                                                                                                                                                                      |  |
|      |              | 24        | Table 5.4 Flash Memory (Program ROM) Electrical Characteristics; NOTE 8 added, Topr $\rightarrow$ Ambient temperature                                                                                                                                                                                                                                                                             |  |
|      |              | 25        | Table 5.5 Flash Memory (Data flash Block A, Block B) Electrical Characteristics; NOTE 9 added, Topr $\rightarrow$ Ambient temperature                                                                                                                                                                                                                                                             |  |
|      |              | 28        | Table 5.10 High-speed On-Chip Oscillator Circuit Electrical<br>Characteristics; NOTE 3 added                                                                                                                                                                                                                                                                                                      |  |
|      |              | 29        | Table 5.12; tSA and tOR revised, NOTE: 1. VCC = 2.2 to $\rightarrow$ 2.7 to                                                                                                                                                                                                                                                                                                                       |  |
|      |              | 33        | Table 5.13; NOTE: 1. VCC = 2.2 to $\rightarrow$ 2.7 to                                                                                                                                                                                                                                                                                                                                            |  |
|      |              | 35, 39    | Table 5.15, Table 5.22; The title revised, Condition of Stop Mode added                                                                                                                                                                                                                                                                                                                           |  |
|      |              | 37, 41    | Table 5.19, Table 5.26; td(C-Q) and tsu(D-C) revised                                                                                                                                                                                                                                                                                                                                              |  |
|      |              | 42, 43    | Package Dimensions revised                                                                                                                                                                                                                                                                                                                                                                        |  |
| 1.20 | Mar 31, 2006 | 5, 6      | Table 1.3, Table 1.4; Type No. added, deleted                                                                                                                                                                                                                                                                                                                                                     |  |
|      |              | 16, 17    | Figure 3.1, Figure 3.2; Part Number added, deleted                                                                                                                                                                                                                                                                                                                                                |  |
|      |              | 24, 25    | Table 5.4, Table 5.5; Conditions: VCC = 5.0 V at Topr = 25 °C deleted,                                                                                                                                                                                                                                                                                                                            |  |
| 1.30 | Oct 03, 2006 | all pages | Y version added<br>Factory programming product added                                                                                                                                                                                                                                                                                                                                              |  |

**REVISION HISTORY** 

# R8C/1A Group, R8C/1B Group Datasheet

| Rev. Date |              | Description |                                                                                                            |  |  |
|-----------|--------------|-------------|------------------------------------------------------------------------------------------------------------|--|--|
| Nev.      | Rev. Date    | Page        | Summary                                                                                                    |  |  |
| 1.30      | Oct 03, 2006 | 1           | 1.1 "portable equipment" added                                                                             |  |  |
|           |              | 2, 3        | Table 1.1, Table 1.2; Specification Interrupts: "Internal: 9 sources" $\rightarrow$ "Internal: 11 sources" |  |  |
|           |              | 24          | Table 5.2; Parameter: System clock added                                                                   |  |  |
|           |              | 45          | Package Dimensions; PWQN0028KA-B revised                                                                   |  |  |
| 1.40      | Dec 08, 2006 | 20          | Table 4.1; 000Fh: After reset "000XXXXXb" $\rightarrow$ "00X11111b"                                        |  |  |
|           |              | 24          | Table 19.2; Parameter: OCD2 = 1 On-chip oscillator clock selected revised                                  |  |  |

# RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for the intersection with respect to the information in this document.
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for the tendology described nerving.
  This document, includer in the purpose of any other military use. When exporting the products or the tendology described nervin, sub should follow the applicable export control laws and regulations, and proceedures required by such laws and regulations.
  All information included in this document, such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the data the disclosed through our vebsite. (http://www.renesas.com)
  Renesas has used reasonable care in compiling the information in this document, but Renesas assumes no liability whatsoever for any damages incurred as a set of the indicate and principation and transmission. If we beness a state and the company to the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the set of the s



### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

# Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

http://www.renesas.com